xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/nv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2019 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #include <linux/firmware.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "amdgpu.h"
29*4882a593Smuzhiyun #include "amdgpu_atombios.h"
30*4882a593Smuzhiyun #include "amdgpu_ih.h"
31*4882a593Smuzhiyun #include "amdgpu_uvd.h"
32*4882a593Smuzhiyun #include "amdgpu_vce.h"
33*4882a593Smuzhiyun #include "amdgpu_ucode.h"
34*4882a593Smuzhiyun #include "amdgpu_psp.h"
35*4882a593Smuzhiyun #include "amdgpu_smu.h"
36*4882a593Smuzhiyun #include "atom.h"
37*4882a593Smuzhiyun #include "amd_pcie.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "gc/gc_10_1_0_offset.h"
40*4882a593Smuzhiyun #include "gc/gc_10_1_0_sh_mask.h"
41*4882a593Smuzhiyun #include "hdp/hdp_5_0_0_offset.h"
42*4882a593Smuzhiyun #include "hdp/hdp_5_0_0_sh_mask.h"
43*4882a593Smuzhiyun #include "smuio/smuio_11_0_0_offset.h"
44*4882a593Smuzhiyun #include "mp/mp_11_0_offset.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "soc15.h"
47*4882a593Smuzhiyun #include "soc15_common.h"
48*4882a593Smuzhiyun #include "gmc_v10_0.h"
49*4882a593Smuzhiyun #include "gfxhub_v2_0.h"
50*4882a593Smuzhiyun #include "mmhub_v2_0.h"
51*4882a593Smuzhiyun #include "nbio_v2_3.h"
52*4882a593Smuzhiyun #include "nv.h"
53*4882a593Smuzhiyun #include "navi10_ih.h"
54*4882a593Smuzhiyun #include "gfx_v10_0.h"
55*4882a593Smuzhiyun #include "sdma_v5_0.h"
56*4882a593Smuzhiyun #include "sdma_v5_2.h"
57*4882a593Smuzhiyun #include "vcn_v2_0.h"
58*4882a593Smuzhiyun #include "jpeg_v2_0.h"
59*4882a593Smuzhiyun #include "vcn_v3_0.h"
60*4882a593Smuzhiyun #include "jpeg_v3_0.h"
61*4882a593Smuzhiyun #include "dce_virtual.h"
62*4882a593Smuzhiyun #include "mes_v10_1.h"
63*4882a593Smuzhiyun #include "mxgpu_nv.h"
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct amd_ip_funcs nv_common_ip_funcs;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * Indirect registers accessor
69*4882a593Smuzhiyun  */
nv_pcie_rreg(struct amdgpu_device * adev,u32 reg)70*4882a593Smuzhiyun static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	unsigned long address, data;
73*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
74*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return amdgpu_device_indirect_rreg(adev, address, data, reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
nv_pcie_wreg(struct amdgpu_device * adev,u32 reg,u32 v)79*4882a593Smuzhiyun static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	unsigned long address, data;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
84*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
nv_pcie_rreg64(struct amdgpu_device * adev,u32 reg)89*4882a593Smuzhiyun static u64 nv_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	unsigned long address, data;
92*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
93*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
nv_pcie_wreg64(struct amdgpu_device * adev,u32 reg,u64 v)98*4882a593Smuzhiyun static void nv_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	unsigned long address, data;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
103*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
nv_didt_rreg(struct amdgpu_device * adev,u32 reg)108*4882a593Smuzhiyun static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned long flags, address, data;
111*4882a593Smuzhiyun 	u32 r;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
114*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
117*4882a593Smuzhiyun 	WREG32(address, (reg));
118*4882a593Smuzhiyun 	r = RREG32(data);
119*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
120*4882a593Smuzhiyun 	return r;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
nv_didt_wreg(struct amdgpu_device * adev,u32 reg,u32 v)123*4882a593Smuzhiyun static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	unsigned long flags, address, data;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
128*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
131*4882a593Smuzhiyun 	WREG32(address, (reg));
132*4882a593Smuzhiyun 	WREG32(data, (v));
133*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
nv_get_config_memsize(struct amdgpu_device * adev)136*4882a593Smuzhiyun static u32 nv_get_config_memsize(struct amdgpu_device *adev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	return adev->nbio.funcs->get_memsize(adev);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
nv_get_xclk(struct amdgpu_device * adev)141*4882a593Smuzhiyun static u32 nv_get_xclk(struct amdgpu_device *adev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	return adev->clock.spll.reference_freq;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 
nv_grbm_select(struct amdgpu_device * adev,u32 me,u32 pipe,u32 queue,u32 vmid)147*4882a593Smuzhiyun void nv_grbm_select(struct amdgpu_device *adev,
148*4882a593Smuzhiyun 		     u32 me, u32 pipe, u32 queue, u32 vmid)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	u32 grbm_gfx_cntl = 0;
151*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
152*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
153*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
154*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
nv_vga_set_state(struct amdgpu_device * adev,bool state)159*4882a593Smuzhiyun static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	/* todo */
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
nv_read_disabled_bios(struct amdgpu_device * adev)164*4882a593Smuzhiyun static bool nv_read_disabled_bios(struct amdgpu_device *adev)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	/* todo */
167*4882a593Smuzhiyun 	return false;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
nv_read_bios_from_rom(struct amdgpu_device * adev,u8 * bios,u32 length_bytes)170*4882a593Smuzhiyun static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
171*4882a593Smuzhiyun 				  u8 *bios, u32 length_bytes)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u32 *dw_ptr;
174*4882a593Smuzhiyun 	u32 i, length_dw;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (bios == NULL)
177*4882a593Smuzhiyun 		return false;
178*4882a593Smuzhiyun 	if (length_bytes == 0)
179*4882a593Smuzhiyun 		return false;
180*4882a593Smuzhiyun 	/* APU vbios image is part of sbios image */
181*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
182*4882a593Smuzhiyun 		return false;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	dw_ptr = (u32 *)bios;
185*4882a593Smuzhiyun 	length_dw = ALIGN(length_bytes, 4) / 4;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* set rom index to 0 */
188*4882a593Smuzhiyun 	WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
189*4882a593Smuzhiyun 	/* read out the rom data */
190*4882a593Smuzhiyun 	for (i = 0; i < length_dw; i++)
191*4882a593Smuzhiyun 		dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return true;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
197*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
198*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
199*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
200*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
201*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
202*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
203*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
204*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
205*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
206*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
207*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
208*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
209*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
210*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
211*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
212*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
213*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
214*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
215*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
nv_read_indexed_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset)218*4882a593Smuzhiyun static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
219*4882a593Smuzhiyun 					 u32 sh_num, u32 reg_offset)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	uint32_t val;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	mutex_lock(&adev->grbm_idx_mutex);
224*4882a593Smuzhiyun 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
225*4882a593Smuzhiyun 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	val = RREG32(reg_offset);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
230*4882a593Smuzhiyun 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
231*4882a593Smuzhiyun 	mutex_unlock(&adev->grbm_idx_mutex);
232*4882a593Smuzhiyun 	return val;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
nv_get_register_value(struct amdgpu_device * adev,bool indexed,u32 se_num,u32 sh_num,u32 reg_offset)235*4882a593Smuzhiyun static uint32_t nv_get_register_value(struct amdgpu_device *adev,
236*4882a593Smuzhiyun 				      bool indexed, u32 se_num,
237*4882a593Smuzhiyun 				      u32 sh_num, u32 reg_offset)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (indexed) {
240*4882a593Smuzhiyun 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
241*4882a593Smuzhiyun 	} else {
242*4882a593Smuzhiyun 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
243*4882a593Smuzhiyun 			return adev->gfx.config.gb_addr_config;
244*4882a593Smuzhiyun 		return RREG32(reg_offset);
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
nv_read_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset,u32 * value)248*4882a593Smuzhiyun static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
249*4882a593Smuzhiyun 			    u32 sh_num, u32 reg_offset, u32 *value)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	uint32_t i;
252*4882a593Smuzhiyun 	struct soc15_allowed_register_entry  *en;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	*value = 0;
255*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
256*4882a593Smuzhiyun 		en = &nv_allowed_read_registers[i];
257*4882a593Smuzhiyun 		if (reg_offset !=
258*4882a593Smuzhiyun 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
259*4882a593Smuzhiyun 			continue;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		*value = nv_get_register_value(adev,
262*4882a593Smuzhiyun 					       nv_allowed_read_registers[i].grbm_indexed,
263*4882a593Smuzhiyun 					       se_num, sh_num, reg_offset);
264*4882a593Smuzhiyun 		return 0;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 	return -EINVAL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
nv_asic_mode1_reset(struct amdgpu_device * adev)269*4882a593Smuzhiyun static int nv_asic_mode1_reset(struct amdgpu_device *adev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	u32 i;
272*4882a593Smuzhiyun 	int ret = 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* disable BM */
277*4882a593Smuzhiyun 	pci_clear_master(adev->pdev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	amdgpu_device_cache_pci_state(adev->pdev);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
282*4882a593Smuzhiyun 		dev_info(adev->dev, "GPU smu mode1 reset\n");
283*4882a593Smuzhiyun 		ret = amdgpu_dpm_mode1_reset(adev);
284*4882a593Smuzhiyun 	} else {
285*4882a593Smuzhiyun 		dev_info(adev->dev, "GPU psp mode1 reset\n");
286*4882a593Smuzhiyun 		ret = psp_gpu_reset(adev);
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (ret)
290*4882a593Smuzhiyun 		dev_err(adev->dev, "GPU mode1 reset failed\n");
291*4882a593Smuzhiyun 	amdgpu_device_load_pci_state(adev->pdev);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* wait for asic to come out of reset */
294*4882a593Smuzhiyun 	for (i = 0; i < adev->usec_timeout; i++) {
295*4882a593Smuzhiyun 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		if (memsize != 0xffffffff)
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		udelay(1);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
nv_asic_supports_baco(struct amdgpu_device * adev)307*4882a593Smuzhiyun static bool nv_asic_supports_baco(struct amdgpu_device *adev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct smu_context *smu = &adev->smu;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (smu_baco_is_support(smu))
312*4882a593Smuzhiyun 		return true;
313*4882a593Smuzhiyun 	else
314*4882a593Smuzhiyun 		return false;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static enum amd_reset_method
nv_asic_reset_method(struct amdgpu_device * adev)318*4882a593Smuzhiyun nv_asic_reset_method(struct amdgpu_device *adev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct smu_context *smu = &adev->smu;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
323*4882a593Smuzhiyun 	    amdgpu_reset_method == AMD_RESET_METHOD_BACO)
324*4882a593Smuzhiyun 		return amdgpu_reset_method;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (amdgpu_reset_method != -1)
327*4882a593Smuzhiyun 		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
328*4882a593Smuzhiyun 				  amdgpu_reset_method);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	switch (adev->asic_type) {
331*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
332*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
333*4882a593Smuzhiyun 		return AMD_RESET_METHOD_MODE1;
334*4882a593Smuzhiyun 	default:
335*4882a593Smuzhiyun 		if (smu_baco_is_support(smu))
336*4882a593Smuzhiyun 			return AMD_RESET_METHOD_BACO;
337*4882a593Smuzhiyun 		else
338*4882a593Smuzhiyun 			return AMD_RESET_METHOD_MODE1;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
nv_asic_reset(struct amdgpu_device * adev)342*4882a593Smuzhiyun static int nv_asic_reset(struct amdgpu_device *adev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	int ret = 0;
345*4882a593Smuzhiyun 	struct smu_context *smu = &adev->smu;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
348*4882a593Smuzhiyun 		dev_info(adev->dev, "BACO reset\n");
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		ret = smu_baco_enter(smu);
351*4882a593Smuzhiyun 		if (ret)
352*4882a593Smuzhiyun 			return ret;
353*4882a593Smuzhiyun 		ret = smu_baco_exit(smu);
354*4882a593Smuzhiyun 		if (ret)
355*4882a593Smuzhiyun 			return ret;
356*4882a593Smuzhiyun 	} else {
357*4882a593Smuzhiyun 		dev_info(adev->dev, "MODE1 reset\n");
358*4882a593Smuzhiyun 		ret = nv_asic_mode1_reset(adev);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
nv_set_uvd_clocks(struct amdgpu_device * adev,u32 vclk,u32 dclk)364*4882a593Smuzhiyun static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	/* todo */
367*4882a593Smuzhiyun 	return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
nv_set_vce_clocks(struct amdgpu_device * adev,u32 evclk,u32 ecclk)370*4882a593Smuzhiyun static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	/* todo */
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
nv_pcie_gen3_enable(struct amdgpu_device * adev)376*4882a593Smuzhiyun static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	if (pci_is_root_bus(adev->pdev->bus))
379*4882a593Smuzhiyun 		return;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (amdgpu_pcie_gen2 == 0)
382*4882a593Smuzhiyun 		return;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
385*4882a593Smuzhiyun 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
386*4882a593Smuzhiyun 		return;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* todo */
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
nv_program_aspm(struct amdgpu_device * adev)391*4882a593Smuzhiyun static void nv_program_aspm(struct amdgpu_device *adev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (amdgpu_aspm == 0)
395*4882a593Smuzhiyun 		return;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* todo */
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
nv_enable_doorbell_aperture(struct amdgpu_device * adev,bool enable)400*4882a593Smuzhiyun static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
401*4882a593Smuzhiyun 					bool enable)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
404*4882a593Smuzhiyun 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static const struct amdgpu_ip_block_version nv_common_ip_block =
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	.type = AMD_IP_BLOCK_TYPE_COMMON,
410*4882a593Smuzhiyun 	.major = 1,
411*4882a593Smuzhiyun 	.minor = 0,
412*4882a593Smuzhiyun 	.rev = 0,
413*4882a593Smuzhiyun 	.funcs = &nv_common_ip_funcs,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
nv_reg_base_init(struct amdgpu_device * adev)416*4882a593Smuzhiyun static int nv_reg_base_init(struct amdgpu_device *adev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	int r;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (amdgpu_discovery) {
421*4882a593Smuzhiyun 		r = amdgpu_discovery_reg_base_init(adev);
422*4882a593Smuzhiyun 		if (r) {
423*4882a593Smuzhiyun 			DRM_WARN("failed to init reg base from ip discovery table, "
424*4882a593Smuzhiyun 					"fallback to legacy init method\n");
425*4882a593Smuzhiyun 			goto legacy_init;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		return 0;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun legacy_init:
432*4882a593Smuzhiyun 	switch (adev->asic_type) {
433*4882a593Smuzhiyun 	case CHIP_NAVI10:
434*4882a593Smuzhiyun 		navi10_reg_base_init(adev);
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	case CHIP_NAVI14:
437*4882a593Smuzhiyun 		navi14_reg_base_init(adev);
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 	case CHIP_NAVI12:
440*4882a593Smuzhiyun 		navi12_reg_base_init(adev);
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
443*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
444*4882a593Smuzhiyun 		sienna_cichlid_reg_base_init(adev);
445*4882a593Smuzhiyun 		break;
446*4882a593Smuzhiyun 	default:
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
nv_set_virt_ops(struct amdgpu_device * adev)453*4882a593Smuzhiyun void nv_set_virt_ops(struct amdgpu_device *adev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	adev->virt.ops = &xgpu_nv_virt_ops;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
nv_is_headless_sku(struct pci_dev * pdev)458*4882a593Smuzhiyun static bool nv_is_headless_sku(struct pci_dev *pdev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	if ((pdev->device == 0x731E &&
461*4882a593Smuzhiyun 	    (pdev->revision == 0xC6 || pdev->revision == 0xC7)) ||
462*4882a593Smuzhiyun 	    (pdev->device == 0x7340 && pdev->revision == 0xC9)  ||
463*4882a593Smuzhiyun 	    (pdev->device == 0x7360 && pdev->revision == 0xC7))
464*4882a593Smuzhiyun 		return true;
465*4882a593Smuzhiyun 	return false;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
nv_set_ip_blocks(struct amdgpu_device * adev)468*4882a593Smuzhiyun int nv_set_ip_blocks(struct amdgpu_device *adev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	int r;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	adev->nbio.funcs = &nbio_v2_3_funcs;
473*4882a593Smuzhiyun 	adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_SIENNA_CICHLID)
476*4882a593Smuzhiyun 		adev->gmc.xgmi.supported = true;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Set IP register base before any HW register access */
479*4882a593Smuzhiyun 	r = nv_reg_base_init(adev);
480*4882a593Smuzhiyun 	if (r)
481*4882a593Smuzhiyun 		return r;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	switch (adev->asic_type) {
484*4882a593Smuzhiyun 	case CHIP_NAVI10:
485*4882a593Smuzhiyun 	case CHIP_NAVI14:
486*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
487*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
488*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
489*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
490*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
491*4882a593Smuzhiyun 		    !amdgpu_sriov_vf(adev))
492*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
493*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
494*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
495*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
496*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
497*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
498*4882a593Smuzhiyun #endif
499*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
500*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
501*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
502*4882a593Smuzhiyun 		    !amdgpu_sriov_vf(adev))
503*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
504*4882a593Smuzhiyun 		if (!nv_is_headless_sku(adev->pdev))
505*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
506*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
507*4882a593Smuzhiyun 		if (adev->enable_mes)
508*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
509*4882a593Smuzhiyun 		break;
510*4882a593Smuzhiyun 	case CHIP_NAVI12:
511*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
512*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
513*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
514*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
515*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
516*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
517*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
518*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
519*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
520*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
521*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
524*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
525*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
526*4882a593Smuzhiyun 		    !amdgpu_sriov_vf(adev))
527*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
528*4882a593Smuzhiyun 		if (!nv_is_headless_sku(adev->pdev))
529*4882a593Smuzhiyun 		        amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
530*4882a593Smuzhiyun 		if (!amdgpu_sriov_vf(adev))
531*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
534*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
535*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
536*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
537*4882a593Smuzhiyun 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
538*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
539*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
540*4882a593Smuzhiyun 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
541*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
542*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
543*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
544*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
545*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
546*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
549*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
550*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
551*4882a593Smuzhiyun 		if (!amdgpu_sriov_vf(adev))
552*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 		if (adev->enable_mes)
555*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
558*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
559*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
560*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
561*4882a593Smuzhiyun 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
562*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
563*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
564*4882a593Smuzhiyun 		    is_support_sw_smu(adev))
565*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
566*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
567*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
568*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
569*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
570*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
571*4882a593Smuzhiyun #endif
572*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
573*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
574*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
575*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
576*4882a593Smuzhiyun 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
577*4882a593Smuzhiyun 		    is_support_sw_smu(adev))
578*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
579*4882a593Smuzhiyun 		break;
580*4882a593Smuzhiyun 	default:
581*4882a593Smuzhiyun 		return -EINVAL;
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
nv_get_rev_id(struct amdgpu_device * adev)587*4882a593Smuzhiyun static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	return adev->nbio.funcs->get_rev_id(adev);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
nv_flush_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)592*4882a593Smuzhiyun static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	adev->nbio.funcs->hdp_flush(adev, ring);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
nv_invalidate_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)597*4882a593Smuzhiyun static void nv_invalidate_hdp(struct amdgpu_device *adev,
598*4882a593Smuzhiyun 				struct amdgpu_ring *ring)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	if (!ring || !ring->funcs->emit_wreg) {
601*4882a593Smuzhiyun 		WREG32_SOC15_NO_KIQ(HDP, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
602*4882a593Smuzhiyun 	} else {
603*4882a593Smuzhiyun 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
604*4882a593Smuzhiyun 					HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
nv_need_full_reset(struct amdgpu_device * adev)608*4882a593Smuzhiyun static bool nv_need_full_reset(struct amdgpu_device *adev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	return true;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
nv_need_reset_on_init(struct amdgpu_device * adev)613*4882a593Smuzhiyun static bool nv_need_reset_on_init(struct amdgpu_device *adev)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	u32 sol_reg;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
618*4882a593Smuzhiyun 		return false;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Check sOS sign of life register to confirm sys driver and sOS
621*4882a593Smuzhiyun 	 * are already been loaded.
622*4882a593Smuzhiyun 	 */
623*4882a593Smuzhiyun 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
624*4882a593Smuzhiyun 	if (sol_reg)
625*4882a593Smuzhiyun 		return true;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return false;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
nv_get_pcie_replay_count(struct amdgpu_device * adev)630*4882a593Smuzhiyun static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* TODO
634*4882a593Smuzhiyun 	 * dummy implement for pcie_replay_count sysfs interface
635*4882a593Smuzhiyun 	 * */
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
nv_init_doorbell_index(struct amdgpu_device * adev)640*4882a593Smuzhiyun static void nv_init_doorbell_index(struct amdgpu_device *adev)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
643*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
644*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
645*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
646*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
647*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
648*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
649*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
650*4882a593Smuzhiyun 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
651*4882a593Smuzhiyun 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
652*4882a593Smuzhiyun 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
653*4882a593Smuzhiyun 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
654*4882a593Smuzhiyun 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
655*4882a593Smuzhiyun 	adev->doorbell_index.mes_ring = AMDGPU_NAVI10_DOORBELL_MES_RING;
656*4882a593Smuzhiyun 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
657*4882a593Smuzhiyun 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
658*4882a593Smuzhiyun 	adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
659*4882a593Smuzhiyun 	adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
660*4882a593Smuzhiyun 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
661*4882a593Smuzhiyun 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
662*4882a593Smuzhiyun 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
663*4882a593Smuzhiyun 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
664*4882a593Smuzhiyun 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
665*4882a593Smuzhiyun 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
666*4882a593Smuzhiyun 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
669*4882a593Smuzhiyun 	adev->doorbell_index.sdma_doorbell_range = 20;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
nv_pre_asic_init(struct amdgpu_device * adev)672*4882a593Smuzhiyun static void nv_pre_asic_init(struct amdgpu_device *adev)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static const struct amdgpu_asic_funcs nv_asic_funcs =
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	.read_disabled_bios = &nv_read_disabled_bios,
679*4882a593Smuzhiyun 	.read_bios_from_rom = &nv_read_bios_from_rom,
680*4882a593Smuzhiyun 	.read_register = &nv_read_register,
681*4882a593Smuzhiyun 	.reset = &nv_asic_reset,
682*4882a593Smuzhiyun 	.reset_method = &nv_asic_reset_method,
683*4882a593Smuzhiyun 	.set_vga_state = &nv_vga_set_state,
684*4882a593Smuzhiyun 	.get_xclk = &nv_get_xclk,
685*4882a593Smuzhiyun 	.set_uvd_clocks = &nv_set_uvd_clocks,
686*4882a593Smuzhiyun 	.set_vce_clocks = &nv_set_vce_clocks,
687*4882a593Smuzhiyun 	.get_config_memsize = &nv_get_config_memsize,
688*4882a593Smuzhiyun 	.flush_hdp = &nv_flush_hdp,
689*4882a593Smuzhiyun 	.invalidate_hdp = &nv_invalidate_hdp,
690*4882a593Smuzhiyun 	.init_doorbell_index = &nv_init_doorbell_index,
691*4882a593Smuzhiyun 	.need_full_reset = &nv_need_full_reset,
692*4882a593Smuzhiyun 	.need_reset_on_init = &nv_need_reset_on_init,
693*4882a593Smuzhiyun 	.get_pcie_replay_count = &nv_get_pcie_replay_count,
694*4882a593Smuzhiyun 	.supports_baco = &nv_asic_supports_baco,
695*4882a593Smuzhiyun 	.pre_asic_init = &nv_pre_asic_init,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
nv_common_early_init(void * handle)698*4882a593Smuzhiyun static int nv_common_early_init(void *handle)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
701*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
704*4882a593Smuzhiyun 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
705*4882a593Smuzhiyun 	adev->smc_rreg = NULL;
706*4882a593Smuzhiyun 	adev->smc_wreg = NULL;
707*4882a593Smuzhiyun 	adev->pcie_rreg = &nv_pcie_rreg;
708*4882a593Smuzhiyun 	adev->pcie_wreg = &nv_pcie_wreg;
709*4882a593Smuzhiyun 	adev->pcie_rreg64 = &nv_pcie_rreg64;
710*4882a593Smuzhiyun 	adev->pcie_wreg64 = &nv_pcie_wreg64;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* TODO: will add them during VCN v2 implementation */
713*4882a593Smuzhiyun 	adev->uvd_ctx_rreg = NULL;
714*4882a593Smuzhiyun 	adev->uvd_ctx_wreg = NULL;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	adev->didt_rreg = &nv_didt_rreg;
717*4882a593Smuzhiyun 	adev->didt_wreg = &nv_didt_wreg;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	adev->asic_funcs = &nv_asic_funcs;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	adev->rev_id = nv_get_rev_id(adev);
722*4882a593Smuzhiyun 	adev->external_rev_id = 0xff;
723*4882a593Smuzhiyun 	switch (adev->asic_type) {
724*4882a593Smuzhiyun 	case CHIP_NAVI10:
725*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
726*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
727*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG |
728*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
729*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
730*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
731*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
732*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
733*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
734*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_MGCG |
735*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_LS |
736*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
737*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG |
738*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_MGCG |
739*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_LS;
740*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
741*4882a593Smuzhiyun 			AMD_PG_SUPPORT_VCN_DPG |
742*4882a593Smuzhiyun 			AMD_PG_SUPPORT_JPEG |
743*4882a593Smuzhiyun 			AMD_PG_SUPPORT_ATHUB;
744*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x1;
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	case CHIP_NAVI14:
747*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
748*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
749*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG |
750*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
751*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
752*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
753*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
754*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
755*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
756*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_MGCG |
757*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_LS |
758*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
759*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG |
760*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_MGCG |
761*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_LS;
762*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
763*4882a593Smuzhiyun 			AMD_PG_SUPPORT_JPEG |
764*4882a593Smuzhiyun 			AMD_PG_SUPPORT_VCN_DPG;
765*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 20;
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	case CHIP_NAVI12:
768*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
769*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_MGLS |
770*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
771*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CP_LS |
772*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_RLC_LS |
773*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG |
774*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
775*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
776*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
777*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
778*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
779*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
780*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_MGCG |
781*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ATHUB_LS |
782*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
783*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG;
784*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
785*4882a593Smuzhiyun 			AMD_PG_SUPPORT_VCN_DPG |
786*4882a593Smuzhiyun 			AMD_PG_SUPPORT_JPEG |
787*4882a593Smuzhiyun 			AMD_PG_SUPPORT_ATHUB;
788*4882a593Smuzhiyun 		/* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
789*4882a593Smuzhiyun 		 * as a consequence, the rev_id and external_rev_id are wrong.
790*4882a593Smuzhiyun 		 * workaround it by hardcoding rev_id to 0 (default value).
791*4882a593Smuzhiyun 		 */
792*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev))
793*4882a593Smuzhiyun 			adev->rev_id = 0;
794*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0xa;
795*4882a593Smuzhiyun 		break;
796*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
797*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
798*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
799*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGCG |
800*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
801*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
802*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG |
803*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
804*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
805*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG |
806*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS;
807*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
808*4882a593Smuzhiyun 			AMD_PG_SUPPORT_VCN_DPG |
809*4882a593Smuzhiyun 			AMD_PG_SUPPORT_JPEG |
810*4882a593Smuzhiyun 			AMD_PG_SUPPORT_ATHUB |
811*4882a593Smuzhiyun 			AMD_PG_SUPPORT_MMHUB;
812*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev)) {
813*4882a593Smuzhiyun 			/* hypervisor control CG and PG enablement */
814*4882a593Smuzhiyun 			adev->cg_flags = 0;
815*4882a593Smuzhiyun 			adev->pg_flags = 0;
816*4882a593Smuzhiyun 		}
817*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x28;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
820*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
821*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
822*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGCG |
823*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
824*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG |
825*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
826*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
827*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
828*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
829*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG;
830*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
831*4882a593Smuzhiyun 			AMD_PG_SUPPORT_VCN_DPG |
832*4882a593Smuzhiyun 			AMD_PG_SUPPORT_JPEG |
833*4882a593Smuzhiyun 			AMD_PG_SUPPORT_ATHUB |
834*4882a593Smuzhiyun 			AMD_PG_SUPPORT_MMHUB;
835*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x32;
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	default:
839*4882a593Smuzhiyun 		/* FIXME: not supported yet */
840*4882a593Smuzhiyun 		return -EINVAL;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev)) {
844*4882a593Smuzhiyun 		amdgpu_virt_init_setting(adev);
845*4882a593Smuzhiyun 		xgpu_nv_mailbox_set_irq_funcs(adev);
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
nv_common_late_init(void * handle)851*4882a593Smuzhiyun static int nv_common_late_init(void *handle)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
856*4882a593Smuzhiyun 		xgpu_nv_mailbox_get_irq(adev);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	return 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
nv_common_sw_init(void * handle)861*4882a593Smuzhiyun static int nv_common_sw_init(void *handle)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
866*4882a593Smuzhiyun 		xgpu_nv_mailbox_add_irq_id(adev);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
nv_common_sw_fini(void * handle)871*4882a593Smuzhiyun static int nv_common_sw_fini(void *handle)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	return 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
nv_common_hw_init(void * handle)876*4882a593Smuzhiyun static int nv_common_hw_init(void *handle)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* enable pcie gen2/3 link */
881*4882a593Smuzhiyun 	nv_pcie_gen3_enable(adev);
882*4882a593Smuzhiyun 	/* enable aspm */
883*4882a593Smuzhiyun 	nv_program_aspm(adev);
884*4882a593Smuzhiyun 	/* setup nbio registers */
885*4882a593Smuzhiyun 	adev->nbio.funcs->init_registers(adev);
886*4882a593Smuzhiyun 	/* remap HDP registers to a hole in mmio space,
887*4882a593Smuzhiyun 	 * for the purpose of expose those registers
888*4882a593Smuzhiyun 	 * to process space
889*4882a593Smuzhiyun 	 */
890*4882a593Smuzhiyun 	if (adev->nbio.funcs->remap_hdp_registers)
891*4882a593Smuzhiyun 		adev->nbio.funcs->remap_hdp_registers(adev);
892*4882a593Smuzhiyun 	/* enable the doorbell aperture */
893*4882a593Smuzhiyun 	nv_enable_doorbell_aperture(adev, true);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
nv_common_hw_fini(void * handle)898*4882a593Smuzhiyun static int nv_common_hw_fini(void *handle)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* disable the doorbell aperture */
903*4882a593Smuzhiyun 	nv_enable_doorbell_aperture(adev, false);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
nv_common_suspend(void * handle)908*4882a593Smuzhiyun static int nv_common_suspend(void *handle)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return nv_common_hw_fini(adev);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
nv_common_resume(void * handle)915*4882a593Smuzhiyun static int nv_common_resume(void *handle)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return nv_common_hw_init(adev);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
nv_common_is_idle(void * handle)922*4882a593Smuzhiyun static bool nv_common_is_idle(void *handle)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	return true;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
nv_common_wait_for_idle(void * handle)927*4882a593Smuzhiyun static int nv_common_wait_for_idle(void *handle)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
nv_common_soft_reset(void * handle)932*4882a593Smuzhiyun static int nv_common_soft_reset(void *handle)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
nv_update_hdp_mem_power_gating(struct amdgpu_device * adev,bool enable)937*4882a593Smuzhiyun static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
938*4882a593Smuzhiyun 					   bool enable)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	uint32_t hdp_clk_cntl, hdp_clk_cntl1;
941*4882a593Smuzhiyun 	uint32_t hdp_mem_pwr_cntl;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
944*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_DS |
945*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_SD)))
946*4882a593Smuzhiyun 		return;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
949*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Before doing clock/power mode switch,
952*4882a593Smuzhiyun 	 * forced on IPH & RC clock */
953*4882a593Smuzhiyun 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
954*4882a593Smuzhiyun 				     IPH_MEM_CLK_SOFT_OVERRIDE, 1);
955*4882a593Smuzhiyun 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
956*4882a593Smuzhiyun 				     RC_MEM_CLK_SOFT_OVERRIDE, 1);
957*4882a593Smuzhiyun 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* HDP 5.0 doesn't support dynamic power mode switch,
960*4882a593Smuzhiyun 	 * disable clock and power gating before any changing */
961*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
962*4882a593Smuzhiyun 					 IPH_MEM_POWER_CTRL_EN, 0);
963*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
964*4882a593Smuzhiyun 					 IPH_MEM_POWER_LS_EN, 0);
965*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
966*4882a593Smuzhiyun 					 IPH_MEM_POWER_DS_EN, 0);
967*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
968*4882a593Smuzhiyun 					 IPH_MEM_POWER_SD_EN, 0);
969*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
970*4882a593Smuzhiyun 					 RC_MEM_POWER_CTRL_EN, 0);
971*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
972*4882a593Smuzhiyun 					 RC_MEM_POWER_LS_EN, 0);
973*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
974*4882a593Smuzhiyun 					 RC_MEM_POWER_DS_EN, 0);
975*4882a593Smuzhiyun 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
976*4882a593Smuzhiyun 					 RC_MEM_POWER_SD_EN, 0);
977*4882a593Smuzhiyun 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* only one clock gating mode (LS/DS/SD) can be enabled */
980*4882a593Smuzhiyun 	if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
981*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
982*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
983*4882a593Smuzhiyun 						 IPH_MEM_POWER_LS_EN, enable);
984*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
985*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
986*4882a593Smuzhiyun 						 RC_MEM_POWER_LS_EN, enable);
987*4882a593Smuzhiyun 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
988*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
989*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
990*4882a593Smuzhiyun 						 IPH_MEM_POWER_DS_EN, enable);
991*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
992*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
993*4882a593Smuzhiyun 						 RC_MEM_POWER_DS_EN, enable);
994*4882a593Smuzhiyun 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
995*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
996*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
997*4882a593Smuzhiyun 						 IPH_MEM_POWER_SD_EN, enable);
998*4882a593Smuzhiyun 		/* RC should not use shut down mode, fallback to ds */
999*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
1000*4882a593Smuzhiyun 						 HDP_MEM_POWER_CTRL,
1001*4882a593Smuzhiyun 						 RC_MEM_POWER_DS_EN, enable);
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* confirmed that IPH_MEM_POWER_CTRL_EN and RC_MEM_POWER_CTRL_EN have to
1005*4882a593Smuzhiyun 	 * be set for SRAM LS/DS/SD */
1006*4882a593Smuzhiyun 	if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_DS |
1007*4882a593Smuzhiyun 							AMD_CG_SUPPORT_HDP_SD)) {
1008*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
1009*4882a593Smuzhiyun 						IPH_MEM_POWER_CTRL_EN, 1);
1010*4882a593Smuzhiyun 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
1011*4882a593Smuzhiyun 						RC_MEM_POWER_CTRL_EN, 1);
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* restore IPH & RC clock override after clock/power mode changing */
1017*4882a593Smuzhiyun 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
nv_update_hdp_clock_gating(struct amdgpu_device * adev,bool enable)1020*4882a593Smuzhiyun static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
1021*4882a593Smuzhiyun 				       bool enable)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	uint32_t hdp_clk_cntl;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
1026*4882a593Smuzhiyun 		return;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (enable) {
1031*4882a593Smuzhiyun 		hdp_clk_cntl &=
1032*4882a593Smuzhiyun 			~(uint32_t)
1033*4882a593Smuzhiyun 			  (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
1034*4882a593Smuzhiyun 			   HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
1035*4882a593Smuzhiyun 			   HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
1036*4882a593Smuzhiyun 			   HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
1037*4882a593Smuzhiyun 			   HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
1038*4882a593Smuzhiyun 			   HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
1039*4882a593Smuzhiyun 	} else {
1040*4882a593Smuzhiyun 		hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
1041*4882a593Smuzhiyun 			HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
1042*4882a593Smuzhiyun 			HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
1043*4882a593Smuzhiyun 			HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
1044*4882a593Smuzhiyun 			HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
1045*4882a593Smuzhiyun 			HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
nv_common_set_clockgating_state(void * handle,enum amd_clockgating_state state)1051*4882a593Smuzhiyun static int nv_common_set_clockgating_state(void *handle,
1052*4882a593Smuzhiyun 					   enum amd_clockgating_state state)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1057*4882a593Smuzhiyun 		return 0;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	switch (adev->asic_type) {
1060*4882a593Smuzhiyun 	case CHIP_NAVI10:
1061*4882a593Smuzhiyun 	case CHIP_NAVI14:
1062*4882a593Smuzhiyun 	case CHIP_NAVI12:
1063*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
1064*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
1065*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1066*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1067*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1068*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1069*4882a593Smuzhiyun 		nv_update_hdp_mem_power_gating(adev,
1070*4882a593Smuzhiyun 				   state == AMD_CG_STATE_GATE);
1071*4882a593Smuzhiyun 		nv_update_hdp_clock_gating(adev,
1072*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1073*4882a593Smuzhiyun 		break;
1074*4882a593Smuzhiyun 	default:
1075*4882a593Smuzhiyun 		break;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
nv_common_set_powergating_state(void * handle,enum amd_powergating_state state)1080*4882a593Smuzhiyun static int nv_common_set_powergating_state(void *handle,
1081*4882a593Smuzhiyun 					   enum amd_powergating_state state)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	/* TODO */
1084*4882a593Smuzhiyun 	return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
nv_common_get_clockgating_state(void * handle,u32 * flags)1087*4882a593Smuzhiyun static void nv_common_get_clockgating_state(void *handle, u32 *flags)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1090*4882a593Smuzhiyun 	uint32_t tmp;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1093*4882a593Smuzhiyun 		*flags = 0;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	adev->nbio.funcs->get_clockgating_state(adev, flags);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_HDP_MGCG */
1098*4882a593Smuzhiyun 	tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
1099*4882a593Smuzhiyun 	if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
1100*4882a593Smuzhiyun 		     HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
1101*4882a593Smuzhiyun 		     HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
1102*4882a593Smuzhiyun 		     HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
1103*4882a593Smuzhiyun 		     HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
1104*4882a593Smuzhiyun 		     HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
1105*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_HDP_MGCG;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_HDP_LS/DS/SD */
1108*4882a593Smuzhiyun 	tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
1109*4882a593Smuzhiyun 	if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
1110*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_HDP_LS;
1111*4882a593Smuzhiyun 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
1112*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_HDP_DS;
1113*4882a593Smuzhiyun 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
1114*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_HDP_SD;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	return;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static const struct amd_ip_funcs nv_common_ip_funcs = {
1120*4882a593Smuzhiyun 	.name = "nv_common",
1121*4882a593Smuzhiyun 	.early_init = nv_common_early_init,
1122*4882a593Smuzhiyun 	.late_init = nv_common_late_init,
1123*4882a593Smuzhiyun 	.sw_init = nv_common_sw_init,
1124*4882a593Smuzhiyun 	.sw_fini = nv_common_sw_fini,
1125*4882a593Smuzhiyun 	.hw_init = nv_common_hw_init,
1126*4882a593Smuzhiyun 	.hw_fini = nv_common_hw_fini,
1127*4882a593Smuzhiyun 	.suspend = nv_common_suspend,
1128*4882a593Smuzhiyun 	.resume = nv_common_resume,
1129*4882a593Smuzhiyun 	.is_idle = nv_common_is_idle,
1130*4882a593Smuzhiyun 	.wait_for_idle = nv_common_wait_for_idle,
1131*4882a593Smuzhiyun 	.soft_reset = nv_common_soft_reset,
1132*4882a593Smuzhiyun 	.set_clockgating_state = nv_common_set_clockgating_state,
1133*4882a593Smuzhiyun 	.set_powergating_state = nv_common_set_powergating_state,
1134*4882a593Smuzhiyun 	.get_clockgating_state = nv_common_get_clockgating_state,
1135*4882a593Smuzhiyun };
1136