xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/cikd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #ifndef CIK_H
25*4882a593Smuzhiyun #define CIK_H
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__MASK	0xf0000000
28*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR1  0x10000000
29*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR2   0x20000000
30*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR3  0x30000000
31*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR4  0x40000000
32*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR5  0x50000000
33*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__HBM    0x60000000
34*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR3   0xB0000000
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define CP_ME_TABLE_SIZE    96
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
39*4882a593Smuzhiyun #define CRTC0_REGISTER_OFFSET                 (0x1b7c - 0x1b7c)
40*4882a593Smuzhiyun #define CRTC1_REGISTER_OFFSET                 (0x1e7c - 0x1b7c)
41*4882a593Smuzhiyun #define CRTC2_REGISTER_OFFSET                 (0x417c - 0x1b7c)
42*4882a593Smuzhiyun #define CRTC3_REGISTER_OFFSET                 (0x447c - 0x1b7c)
43*4882a593Smuzhiyun #define CRTC4_REGISTER_OFFSET                 (0x477c - 0x1b7c)
44*4882a593Smuzhiyun #define CRTC5_REGISTER_OFFSET                 (0x4a7c - 0x1b7c)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* hpd instance offsets */
47*4882a593Smuzhiyun #define HPD0_REGISTER_OFFSET                 (0x1807 - 0x1807)
48*4882a593Smuzhiyun #define HPD1_REGISTER_OFFSET                 (0x180a - 0x1807)
49*4882a593Smuzhiyun #define HPD2_REGISTER_OFFSET                 (0x180d - 0x1807)
50*4882a593Smuzhiyun #define HPD3_REGISTER_OFFSET                 (0x1810 - 0x1807)
51*4882a593Smuzhiyun #define HPD4_REGISTER_OFFSET                 (0x1813 - 0x1807)
52*4882a593Smuzhiyun #define HPD5_REGISTER_OFFSET                 (0x1816 - 0x1807)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define BONAIRE_GB_ADDR_CONFIG_GOLDEN        0x12010001
55*4882a593Smuzhiyun #define HAWAII_GB_ADDR_CONFIG_GOLDEN         0x12011003
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define		PIPEID(x)					((x) << 0)
58*4882a593Smuzhiyun #define		MEID(x)						((x) << 2)
59*4882a593Smuzhiyun #define		VMID(x)						((x) << 4)
60*4882a593Smuzhiyun #define		QUEUEID(x)					((x) << 8)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define mmCC_DRM_ID_STRAPS				0x1559
63*4882a593Smuzhiyun #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK		0xf0000000
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define mmCHUB_CONTROL					0x619
66*4882a593Smuzhiyun #define		BYPASS_VM					(1 << 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define mmGRPH_LUT_10BIT_BYPASS_CONTROL			0x1a02
71*4882a593Smuzhiyun #define		LUT_10BIT_BYPASS_EN			(1 << 8)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #       define CURSOR_MONO                    0
74*4882a593Smuzhiyun #       define CURSOR_24_1                    1
75*4882a593Smuzhiyun #       define CURSOR_24_8_PRE_MULT           2
76*4882a593Smuzhiyun #       define CURSOR_24_8_UNPRE_MULT         3
77*4882a593Smuzhiyun #       define CURSOR_URGENT_ALWAYS           0
78*4882a593Smuzhiyun #       define CURSOR_URGENT_1_8              1
79*4882a593Smuzhiyun #       define CURSOR_URGENT_1_4              2
80*4882a593Smuzhiyun #       define CURSOR_URGENT_3_8              3
81*4882a593Smuzhiyun #       define CURSOR_URGENT_1_2              4
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #       define GRPH_DEPTH_8BPP                0
84*4882a593Smuzhiyun #       define GRPH_DEPTH_16BPP               1
85*4882a593Smuzhiyun #       define GRPH_DEPTH_32BPP               2
86*4882a593Smuzhiyun /* 8 BPP */
87*4882a593Smuzhiyun #       define GRPH_FORMAT_INDEXED            0
88*4882a593Smuzhiyun /* 16 BPP */
89*4882a593Smuzhiyun #       define GRPH_FORMAT_ARGB1555           0
90*4882a593Smuzhiyun #       define GRPH_FORMAT_ARGB565            1
91*4882a593Smuzhiyun #       define GRPH_FORMAT_ARGB4444           2
92*4882a593Smuzhiyun #       define GRPH_FORMAT_AI88               3
93*4882a593Smuzhiyun #       define GRPH_FORMAT_MONO16             4
94*4882a593Smuzhiyun #       define GRPH_FORMAT_BGRA5551           5
95*4882a593Smuzhiyun /* 32 BPP */
96*4882a593Smuzhiyun #       define GRPH_FORMAT_ARGB8888           0
97*4882a593Smuzhiyun #       define GRPH_FORMAT_ARGB2101010        1
98*4882a593Smuzhiyun #       define GRPH_FORMAT_32BPP_DIG          2
99*4882a593Smuzhiyun #       define GRPH_FORMAT_8B_ARGB2101010     3
100*4882a593Smuzhiyun #       define GRPH_FORMAT_BGRA1010102        4
101*4882a593Smuzhiyun #       define GRPH_FORMAT_8B_BGRA1010102     5
102*4882a593Smuzhiyun #       define GRPH_FORMAT_RGB111110          6
103*4882a593Smuzhiyun #       define GRPH_FORMAT_BGR101111          7
104*4882a593Smuzhiyun #       define ADDR_SURF_MACRO_TILE_ASPECT_1  0
105*4882a593Smuzhiyun #       define ADDR_SURF_MACRO_TILE_ASPECT_2  1
106*4882a593Smuzhiyun #       define ADDR_SURF_MACRO_TILE_ASPECT_4  2
107*4882a593Smuzhiyun #       define ADDR_SURF_MACRO_TILE_ASPECT_8  3
108*4882a593Smuzhiyun #       define GRPH_ARRAY_LINEAR_GENERAL      0
109*4882a593Smuzhiyun #       define GRPH_ARRAY_LINEAR_ALIGNED      1
110*4882a593Smuzhiyun #       define GRPH_ARRAY_1D_TILED_THIN1      2
111*4882a593Smuzhiyun #       define GRPH_ARRAY_2D_TILED_THIN1      4
112*4882a593Smuzhiyun #       define DISPLAY_MICRO_TILING          0
113*4882a593Smuzhiyun #       define THIN_MICRO_TILING             1
114*4882a593Smuzhiyun #       define DEPTH_MICRO_TILING            2
115*4882a593Smuzhiyun #       define ROTATED_MICRO_TILING          4
116*4882a593Smuzhiyun #       define GRPH_ENDIAN_NONE               0
117*4882a593Smuzhiyun #       define GRPH_ENDIAN_8IN16              1
118*4882a593Smuzhiyun #       define GRPH_ENDIAN_8IN32              2
119*4882a593Smuzhiyun #       define GRPH_ENDIAN_8IN64              3
120*4882a593Smuzhiyun #       define GRPH_RED_SEL_R                 0
121*4882a593Smuzhiyun #       define GRPH_RED_SEL_G                 1
122*4882a593Smuzhiyun #       define GRPH_RED_SEL_B                 2
123*4882a593Smuzhiyun #       define GRPH_RED_SEL_A                 3
124*4882a593Smuzhiyun #       define GRPH_GREEN_SEL_G               0
125*4882a593Smuzhiyun #       define GRPH_GREEN_SEL_B               1
126*4882a593Smuzhiyun #       define GRPH_GREEN_SEL_A               2
127*4882a593Smuzhiyun #       define GRPH_GREEN_SEL_R               3
128*4882a593Smuzhiyun #       define GRPH_BLUE_SEL_B                0
129*4882a593Smuzhiyun #       define GRPH_BLUE_SEL_A                1
130*4882a593Smuzhiyun #       define GRPH_BLUE_SEL_R                2
131*4882a593Smuzhiyun #       define GRPH_BLUE_SEL_G                3
132*4882a593Smuzhiyun #       define GRPH_ALPHA_SEL_A               0
133*4882a593Smuzhiyun #       define GRPH_ALPHA_SEL_R               1
134*4882a593Smuzhiyun #       define GRPH_ALPHA_SEL_G               2
135*4882a593Smuzhiyun #       define GRPH_ALPHA_SEL_B               3
136*4882a593Smuzhiyun #       define INPUT_GAMMA_USE_LUT                  0
137*4882a593Smuzhiyun #       define INPUT_GAMMA_BYPASS                   1
138*4882a593Smuzhiyun #       define INPUT_GAMMA_SRGB_24                  2
139*4882a593Smuzhiyun #       define INPUT_GAMMA_XVYCC_222                3
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #       define INPUT_CSC_BYPASS                     0
142*4882a593Smuzhiyun #       define INPUT_CSC_PROG_COEFF                 1
143*4882a593Smuzhiyun #       define INPUT_CSC_PROG_SHARED_MATRIXA        2
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #       define OUTPUT_CSC_BYPASS                    0
146*4882a593Smuzhiyun #       define OUTPUT_CSC_TV_RGB                    1
147*4882a593Smuzhiyun #       define OUTPUT_CSC_YCBCR_601                 2
148*4882a593Smuzhiyun #       define OUTPUT_CSC_YCBCR_709                 3
149*4882a593Smuzhiyun #       define OUTPUT_CSC_PROG_COEFF                4
150*4882a593Smuzhiyun #       define OUTPUT_CSC_PROG_SHARED_MATRIXB       5
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #       define DEGAMMA_BYPASS                       0
153*4882a593Smuzhiyun #       define DEGAMMA_SRGB_24                      1
154*4882a593Smuzhiyun #       define DEGAMMA_XVYCC_222                    2
155*4882a593Smuzhiyun #       define GAMUT_REMAP_BYPASS                   0
156*4882a593Smuzhiyun #       define GAMUT_REMAP_PROG_COEFF               1
157*4882a593Smuzhiyun #       define GAMUT_REMAP_PROG_SHARED_MATRIXA      2
158*4882a593Smuzhiyun #       define GAMUT_REMAP_PROG_SHARED_MATRIXB      3
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #       define REGAMMA_BYPASS                       0
161*4882a593Smuzhiyun #       define REGAMMA_SRGB_24                      1
162*4882a593Smuzhiyun #       define REGAMMA_XVYCC_222                    2
163*4882a593Smuzhiyun #       define REGAMMA_PROG_A                       3
164*4882a593Smuzhiyun #       define REGAMMA_PROG_B                       4
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #       define FMT_CLAMP_6BPC                0
167*4882a593Smuzhiyun #       define FMT_CLAMP_8BPC                1
168*4882a593Smuzhiyun #       define FMT_CLAMP_10BPC               2
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #       define HDMI_24BIT_DEEP_COLOR         0
171*4882a593Smuzhiyun #       define HDMI_30BIT_DEEP_COLOR         1
172*4882a593Smuzhiyun #       define HDMI_36BIT_DEEP_COLOR         2
173*4882a593Smuzhiyun #       define HDMI_ACR_HW                   0
174*4882a593Smuzhiyun #       define HDMI_ACR_32                   1
175*4882a593Smuzhiyun #       define HDMI_ACR_44                   2
176*4882a593Smuzhiyun #       define HDMI_ACR_48                   3
177*4882a593Smuzhiyun #       define HDMI_ACR_X1                   1
178*4882a593Smuzhiyun #       define HDMI_ACR_X2                   2
179*4882a593Smuzhiyun #       define HDMI_ACR_X4                   4
180*4882a593Smuzhiyun #       define AFMT_AVI_INFO_Y_RGB           0
181*4882a593Smuzhiyun #       define AFMT_AVI_INFO_Y_YCBCR422      1
182*4882a593Smuzhiyun #       define AFMT_AVI_INFO_Y_YCBCR444      2
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define			NO_AUTO						0
185*4882a593Smuzhiyun #define			ES_AUTO						1
186*4882a593Smuzhiyun #define			GS_AUTO						2
187*4882a593Smuzhiyun #define			ES_AND_GS_AUTO					3
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #       define ARRAY_MODE(x)					((x) << 2)
190*4882a593Smuzhiyun #       define PIPE_CONFIG(x)					((x) << 6)
191*4882a593Smuzhiyun #       define TILE_SPLIT(x)					((x) << 11)
192*4882a593Smuzhiyun #       define MICRO_TILE_MODE_NEW(x)				((x) << 22)
193*4882a593Smuzhiyun #       define SAMPLE_SPLIT(x)					((x) << 25)
194*4882a593Smuzhiyun #       define BANK_WIDTH(x)					((x) << 0)
195*4882a593Smuzhiyun #       define BANK_HEIGHT(x)					((x) << 2)
196*4882a593Smuzhiyun #       define MACRO_TILE_ASPECT(x)				((x) << 4)
197*4882a593Smuzhiyun #       define NUM_BANKS(x)					((x) << 6)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define		MSG_ENTER_RLC_SAFE_MODE			1
200*4882a593Smuzhiyun #define		MSG_EXIT_RLC_SAFE_MODE			0
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * PM4
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun #define	PACKET_TYPE0	0
206*4882a593Smuzhiyun #define	PACKET_TYPE1	1
207*4882a593Smuzhiyun #define	PACKET_TYPE2	2
208*4882a593Smuzhiyun #define	PACKET_TYPE3	3
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
211*4882a593Smuzhiyun #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
212*4882a593Smuzhiyun #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
213*4882a593Smuzhiyun #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
214*4882a593Smuzhiyun #define PACKET0(reg, n)	((PACKET_TYPE0 << 30) |				\
215*4882a593Smuzhiyun 			 ((reg) & 0xFFFF) |			\
216*4882a593Smuzhiyun 			 ((n) & 0x3FFF) << 16)
217*4882a593Smuzhiyun #define CP_PACKET2			0x80000000
218*4882a593Smuzhiyun #define		PACKET2_PAD_SHIFT		0
219*4882a593Smuzhiyun #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define PACKET3(op, n)	((PACKET_TYPE3 << 30) |				\
224*4882a593Smuzhiyun 			 (((op) & 0xFF) << 8) |				\
225*4882a593Smuzhiyun 			 ((n) & 0x3FFF) << 16)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* Packet 3 types */
230*4882a593Smuzhiyun #define	PACKET3_NOP					0x10
231*4882a593Smuzhiyun #define	PACKET3_SET_BASE				0x11
232*4882a593Smuzhiyun #define		PACKET3_BASE_INDEX(x)                  ((x) << 0)
233*4882a593Smuzhiyun #define			CE_PARTITION_BASE		3
234*4882a593Smuzhiyun #define	PACKET3_CLEAR_STATE				0x12
235*4882a593Smuzhiyun #define	PACKET3_INDEX_BUFFER_SIZE			0x13
236*4882a593Smuzhiyun #define	PACKET3_DISPATCH_DIRECT				0x15
237*4882a593Smuzhiyun #define	PACKET3_DISPATCH_INDIRECT			0x16
238*4882a593Smuzhiyun #define	PACKET3_ATOMIC_GDS				0x1D
239*4882a593Smuzhiyun #define	PACKET3_ATOMIC_MEM				0x1E
240*4882a593Smuzhiyun #define	PACKET3_OCCLUSION_QUERY				0x1F
241*4882a593Smuzhiyun #define	PACKET3_SET_PREDICATION				0x20
242*4882a593Smuzhiyun #define	PACKET3_REG_RMW					0x21
243*4882a593Smuzhiyun #define	PACKET3_COND_EXEC				0x22
244*4882a593Smuzhiyun #define	PACKET3_PRED_EXEC				0x23
245*4882a593Smuzhiyun #define	PACKET3_DRAW_INDIRECT				0x24
246*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
247*4882a593Smuzhiyun #define	PACKET3_INDEX_BASE				0x26
248*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_2				0x27
249*4882a593Smuzhiyun #define	PACKET3_CONTEXT_CONTROL				0x28
250*4882a593Smuzhiyun #define	PACKET3_INDEX_TYPE				0x2A
251*4882a593Smuzhiyun #define	PACKET3_DRAW_INDIRECT_MULTI			0x2C
252*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_AUTO				0x2D
253*4882a593Smuzhiyun #define	PACKET3_NUM_INSTANCES				0x2F
254*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
255*4882a593Smuzhiyun #define	PACKET3_INDIRECT_BUFFER_CONST			0x33
256*4882a593Smuzhiyun #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
257*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
258*4882a593Smuzhiyun #define	PACKET3_DRAW_PREAMBLE				0x36
259*4882a593Smuzhiyun #define	PACKET3_WRITE_DATA				0x37
260*4882a593Smuzhiyun #define		WRITE_DATA_DST_SEL(x)                   ((x) << 8)
261*4882a593Smuzhiyun 		/* 0 - register
262*4882a593Smuzhiyun 		 * 1 - memory (sync - via GRBM)
263*4882a593Smuzhiyun 		 * 2 - gl2
264*4882a593Smuzhiyun 		 * 3 - gds
265*4882a593Smuzhiyun 		 * 4 - reserved
266*4882a593Smuzhiyun 		 * 5 - memory (async - direct)
267*4882a593Smuzhiyun 		 */
268*4882a593Smuzhiyun #define		WR_ONE_ADDR                             (1 << 16)
269*4882a593Smuzhiyun #define		WR_CONFIRM                              (1 << 20)
270*4882a593Smuzhiyun #define		WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
271*4882a593Smuzhiyun 		/* 0 - LRU
272*4882a593Smuzhiyun 		 * 1 - Stream
273*4882a593Smuzhiyun 		 */
274*4882a593Smuzhiyun #define		WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
275*4882a593Smuzhiyun 		/* 0 - me
276*4882a593Smuzhiyun 		 * 1 - pfp
277*4882a593Smuzhiyun 		 * 2 - ce
278*4882a593Smuzhiyun 		 */
279*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_INDIRECT_MULTI		0x38
280*4882a593Smuzhiyun #define	PACKET3_MEM_SEMAPHORE				0x39
281*4882a593Smuzhiyun #              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
282*4882a593Smuzhiyun #              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
283*4882a593Smuzhiyun #              define PACKET3_SEM_CLIENT_CODE	    ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
284*4882a593Smuzhiyun #              define PACKET3_SEM_SEL_SIGNAL	    (0x6 << 29)
285*4882a593Smuzhiyun #              define PACKET3_SEM_SEL_WAIT	    (0x7 << 29)
286*4882a593Smuzhiyun #define	PACKET3_COPY_DW					0x3B
287*4882a593Smuzhiyun #define	PACKET3_WAIT_REG_MEM				0x3C
288*4882a593Smuzhiyun #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
289*4882a593Smuzhiyun 		/* 0 - always
290*4882a593Smuzhiyun 		 * 1 - <
291*4882a593Smuzhiyun 		 * 2 - <=
292*4882a593Smuzhiyun 		 * 3 - ==
293*4882a593Smuzhiyun 		 * 4 - !=
294*4882a593Smuzhiyun 		 * 5 - >=
295*4882a593Smuzhiyun 		 * 6 - >
296*4882a593Smuzhiyun 		 */
297*4882a593Smuzhiyun #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
298*4882a593Smuzhiyun 		/* 0 - reg
299*4882a593Smuzhiyun 		 * 1 - mem
300*4882a593Smuzhiyun 		 */
301*4882a593Smuzhiyun #define		WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
302*4882a593Smuzhiyun 		/* 0 - wait_reg_mem
303*4882a593Smuzhiyun 		 * 1 - wr_wait_wr_reg
304*4882a593Smuzhiyun 		 */
305*4882a593Smuzhiyun #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
306*4882a593Smuzhiyun 		/* 0 - me
307*4882a593Smuzhiyun 		 * 1 - pfp
308*4882a593Smuzhiyun 		 */
309*4882a593Smuzhiyun #define	PACKET3_INDIRECT_BUFFER				0x3F
310*4882a593Smuzhiyun #define		INDIRECT_BUFFER_TCL2_VOLATILE           (1 << 22)
311*4882a593Smuzhiyun #define		INDIRECT_BUFFER_VALID                   (1 << 23)
312*4882a593Smuzhiyun #define		INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
313*4882a593Smuzhiyun 		/* 0 - LRU
314*4882a593Smuzhiyun 		 * 1 - Stream
315*4882a593Smuzhiyun 		 * 2 - Bypass
316*4882a593Smuzhiyun 		 */
317*4882a593Smuzhiyun #define	PACKET3_COPY_DATA				0x40
318*4882a593Smuzhiyun #define	PACKET3_PFP_SYNC_ME				0x42
319*4882a593Smuzhiyun #define	PACKET3_SURFACE_SYNC				0x43
320*4882a593Smuzhiyun #              define PACKET3_DEST_BASE_0_ENA      (1 << 0)
321*4882a593Smuzhiyun #              define PACKET3_DEST_BASE_1_ENA      (1 << 1)
322*4882a593Smuzhiyun #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
323*4882a593Smuzhiyun #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
324*4882a593Smuzhiyun #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
325*4882a593Smuzhiyun #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
326*4882a593Smuzhiyun #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
327*4882a593Smuzhiyun #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
328*4882a593Smuzhiyun #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
329*4882a593Smuzhiyun #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
330*4882a593Smuzhiyun #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
331*4882a593Smuzhiyun #              define PACKET3_TCL1_VOL_ACTION_ENA  (1 << 15)
332*4882a593Smuzhiyun #              define PACKET3_TC_VOL_ACTION_ENA    (1 << 16) /* L2 */
333*4882a593Smuzhiyun #              define PACKET3_TC_WB_ACTION_ENA     (1 << 18) /* L2 */
334*4882a593Smuzhiyun #              define PACKET3_DEST_BASE_2_ENA      (1 << 19)
335*4882a593Smuzhiyun #              define PACKET3_DEST_BASE_3_ENA      (1 << 21)
336*4882a593Smuzhiyun #              define PACKET3_TCL1_ACTION_ENA      (1 << 22)
337*4882a593Smuzhiyun #              define PACKET3_TC_ACTION_ENA        (1 << 23) /* L2 */
338*4882a593Smuzhiyun #              define PACKET3_CB_ACTION_ENA        (1 << 25)
339*4882a593Smuzhiyun #              define PACKET3_DB_ACTION_ENA        (1 << 26)
340*4882a593Smuzhiyun #              define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
341*4882a593Smuzhiyun #              define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
342*4882a593Smuzhiyun #              define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
343*4882a593Smuzhiyun #define	PACKET3_COND_WRITE				0x45
344*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE				0x46
345*4882a593Smuzhiyun #define		EVENT_TYPE(x)                           ((x) << 0)
346*4882a593Smuzhiyun #define		EVENT_INDEX(x)                          ((x) << 8)
347*4882a593Smuzhiyun 		/* 0 - any non-TS event
348*4882a593Smuzhiyun 		 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
349*4882a593Smuzhiyun 		 * 2 - SAMPLE_PIPELINESTAT
350*4882a593Smuzhiyun 		 * 3 - SAMPLE_STREAMOUTSTAT*
351*4882a593Smuzhiyun 		 * 4 - *S_PARTIAL_FLUSH
352*4882a593Smuzhiyun 		 * 5 - EOP events
353*4882a593Smuzhiyun 		 * 6 - EOS events
354*4882a593Smuzhiyun 		 */
355*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE_EOP				0x47
356*4882a593Smuzhiyun #define		EOP_TCL1_VOL_ACTION_EN                  (1 << 12)
357*4882a593Smuzhiyun #define		EOP_TC_VOL_ACTION_EN                    (1 << 13) /* L2 */
358*4882a593Smuzhiyun #define		EOP_TC_WB_ACTION_EN                     (1 << 15) /* L2 */
359*4882a593Smuzhiyun #define		EOP_TCL1_ACTION_EN                      (1 << 16)
360*4882a593Smuzhiyun #define		EOP_TC_ACTION_EN                        (1 << 17) /* L2 */
361*4882a593Smuzhiyun #define		EOP_TCL2_VOLATILE                       (1 << 24)
362*4882a593Smuzhiyun #define		EOP_CACHE_POLICY(x)                     ((x) << 25)
363*4882a593Smuzhiyun 		/* 0 - LRU
364*4882a593Smuzhiyun 		 * 1 - Stream
365*4882a593Smuzhiyun 		 * 2 - Bypass
366*4882a593Smuzhiyun 		 */
367*4882a593Smuzhiyun #define		DATA_SEL(x)                             ((x) << 29)
368*4882a593Smuzhiyun 		/* 0 - discard
369*4882a593Smuzhiyun 		 * 1 - send low 32bit data
370*4882a593Smuzhiyun 		 * 2 - send 64bit data
371*4882a593Smuzhiyun 		 * 3 - send 64bit GPU counter value
372*4882a593Smuzhiyun 		 * 4 - send 64bit sys counter value
373*4882a593Smuzhiyun 		 */
374*4882a593Smuzhiyun #define		INT_SEL(x)                              ((x) << 24)
375*4882a593Smuzhiyun 		/* 0 - none
376*4882a593Smuzhiyun 		 * 1 - interrupt only (DATA_SEL = 0)
377*4882a593Smuzhiyun 		 * 2 - interrupt when data write is confirmed
378*4882a593Smuzhiyun 		 */
379*4882a593Smuzhiyun #define		DST_SEL(x)                              ((x) << 16)
380*4882a593Smuzhiyun 		/* 0 - MC
381*4882a593Smuzhiyun 		 * 1 - TC/L2
382*4882a593Smuzhiyun 		 */
383*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE_EOS				0x48
384*4882a593Smuzhiyun #define	PACKET3_RELEASE_MEM				0x49
385*4882a593Smuzhiyun #define	PACKET3_PREAMBLE_CNTL				0x4A
386*4882a593Smuzhiyun #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
387*4882a593Smuzhiyun #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
388*4882a593Smuzhiyun #define	PACKET3_DMA_DATA				0x50
389*4882a593Smuzhiyun /* 1. header
390*4882a593Smuzhiyun  * 2. CONTROL
391*4882a593Smuzhiyun  * 3. SRC_ADDR_LO or DATA [31:0]
392*4882a593Smuzhiyun  * 4. SRC_ADDR_HI [31:0]
393*4882a593Smuzhiyun  * 5. DST_ADDR_LO [31:0]
394*4882a593Smuzhiyun  * 6. DST_ADDR_HI [7:0]
395*4882a593Smuzhiyun  * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
396*4882a593Smuzhiyun  */
397*4882a593Smuzhiyun /* CONTROL */
398*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
399*4882a593Smuzhiyun 		/* 0 - ME
400*4882a593Smuzhiyun 		 * 1 - PFP
401*4882a593Smuzhiyun 		 */
402*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
403*4882a593Smuzhiyun 		/* 0 - LRU
404*4882a593Smuzhiyun 		 * 1 - Stream
405*4882a593Smuzhiyun 		 * 2 - Bypass
406*4882a593Smuzhiyun 		 */
407*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
408*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
409*4882a593Smuzhiyun 		/* 0 - DST_ADDR using DAS
410*4882a593Smuzhiyun 		 * 1 - GDS
411*4882a593Smuzhiyun 		 * 3 - DST_ADDR using L2
412*4882a593Smuzhiyun 		 */
413*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
414*4882a593Smuzhiyun 		/* 0 - LRU
415*4882a593Smuzhiyun 		 * 1 - Stream
416*4882a593Smuzhiyun 		 * 2 - Bypass
417*4882a593Smuzhiyun 		 */
418*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
419*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
420*4882a593Smuzhiyun 		/* 0 - SRC_ADDR using SAS
421*4882a593Smuzhiyun 		 * 1 - GDS
422*4882a593Smuzhiyun 		 * 2 - DATA
423*4882a593Smuzhiyun 		 * 3 - SRC_ADDR using L2
424*4882a593Smuzhiyun 		 */
425*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
426*4882a593Smuzhiyun /* COMMAND */
427*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_DIS_WC      (1 << 21)
428*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
429*4882a593Smuzhiyun 		/* 0 - none
430*4882a593Smuzhiyun 		 * 1 - 8 in 16
431*4882a593Smuzhiyun 		 * 2 - 8 in 32
432*4882a593Smuzhiyun 		 * 3 - 8 in 64
433*4882a593Smuzhiyun 		 */
434*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
435*4882a593Smuzhiyun 		/* 0 - none
436*4882a593Smuzhiyun 		 * 1 - 8 in 16
437*4882a593Smuzhiyun 		 * 2 - 8 in 32
438*4882a593Smuzhiyun 		 * 3 - 8 in 64
439*4882a593Smuzhiyun 		 */
440*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
441*4882a593Smuzhiyun 		/* 0 - memory
442*4882a593Smuzhiyun 		 * 1 - register
443*4882a593Smuzhiyun 		 */
444*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
445*4882a593Smuzhiyun 		/* 0 - memory
446*4882a593Smuzhiyun 		 * 1 - register
447*4882a593Smuzhiyun 		 */
448*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
449*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
450*4882a593Smuzhiyun #              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
451*4882a593Smuzhiyun #define	PACKET3_ACQUIRE_MEM				0x58
452*4882a593Smuzhiyun #define	PACKET3_REWIND					0x59
453*4882a593Smuzhiyun #define	PACKET3_LOAD_UCONFIG_REG			0x5E
454*4882a593Smuzhiyun #define	PACKET3_LOAD_SH_REG				0x5F
455*4882a593Smuzhiyun #define	PACKET3_LOAD_CONFIG_REG				0x60
456*4882a593Smuzhiyun #define	PACKET3_LOAD_CONTEXT_REG			0x61
457*4882a593Smuzhiyun #define	PACKET3_SET_CONFIG_REG				0x68
458*4882a593Smuzhiyun #define		PACKET3_SET_CONFIG_REG_START			0x00002000
459*4882a593Smuzhiyun #define		PACKET3_SET_CONFIG_REG_END			0x00002c00
460*4882a593Smuzhiyun #define	PACKET3_SET_CONTEXT_REG				0x69
461*4882a593Smuzhiyun #define		PACKET3_SET_CONTEXT_REG_START			0x0000a000
462*4882a593Smuzhiyun #define		PACKET3_SET_CONTEXT_REG_END			0x0000a400
463*4882a593Smuzhiyun #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
464*4882a593Smuzhiyun #define	PACKET3_SET_SH_REG				0x76
465*4882a593Smuzhiyun #define		PACKET3_SET_SH_REG_START			0x00002c00
466*4882a593Smuzhiyun #define		PACKET3_SET_SH_REG_END				0x00003000
467*4882a593Smuzhiyun #define	PACKET3_SET_SH_REG_OFFSET			0x77
468*4882a593Smuzhiyun #define	PACKET3_SET_QUEUE_REG				0x78
469*4882a593Smuzhiyun #define	PACKET3_SET_UCONFIG_REG				0x79
470*4882a593Smuzhiyun #define		PACKET3_SET_UCONFIG_REG_START			0x0000c000
471*4882a593Smuzhiyun #define		PACKET3_SET_UCONFIG_REG_END			0x0000c400
472*4882a593Smuzhiyun #define	PACKET3_SCRATCH_RAM_WRITE			0x7D
473*4882a593Smuzhiyun #define	PACKET3_SCRATCH_RAM_READ			0x7E
474*4882a593Smuzhiyun #define	PACKET3_LOAD_CONST_RAM				0x80
475*4882a593Smuzhiyun #define	PACKET3_WRITE_CONST_RAM				0x81
476*4882a593Smuzhiyun #define	PACKET3_DUMP_CONST_RAM				0x83
477*4882a593Smuzhiyun #define	PACKET3_INCREMENT_CE_COUNTER			0x84
478*4882a593Smuzhiyun #define	PACKET3_INCREMENT_DE_COUNTER			0x85
479*4882a593Smuzhiyun #define	PACKET3_WAIT_ON_CE_COUNTER			0x86
480*4882a593Smuzhiyun #define	PACKET3_WAIT_ON_DE_COUNTER_DIFF			0x88
481*4882a593Smuzhiyun #define	PACKET3_SWITCH_BUFFER				0x8B
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun /* SDMA - first instance at 0xd000, second at 0xd800 */
484*4882a593Smuzhiyun #define SDMA0_REGISTER_OFFSET                             0x0 /* not a register */
485*4882a593Smuzhiyun #define SDMA1_REGISTER_OFFSET                             0x200 /* not a register */
486*4882a593Smuzhiyun #define SDMA_MAX_INSTANCE 2
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #define SDMA_PACKET(op, sub_op, e)	((((e) & 0xFFFF) << 16) |	\
489*4882a593Smuzhiyun 					 (((sub_op) & 0xFF) << 8) |	\
490*4882a593Smuzhiyun 					 (((op) & 0xFF) << 0))
491*4882a593Smuzhiyun /* sDMA opcodes */
492*4882a593Smuzhiyun #define	SDMA_OPCODE_NOP					  0
493*4882a593Smuzhiyun #	define SDMA_NOP_COUNT(x)			  (((x) & 0x3FFF) << 16)
494*4882a593Smuzhiyun #define	SDMA_OPCODE_COPY				  1
495*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_LINEAR                0
496*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_TILED                 1
497*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_SOA                   3
498*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW     4
499*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW      5
500*4882a593Smuzhiyun #       define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW        6
501*4882a593Smuzhiyun #define	SDMA_OPCODE_WRITE				  2
502*4882a593Smuzhiyun #       define SDMA_WRITE_SUB_OPCODE_LINEAR               0
503*4882a593Smuzhiyun #       define SDMA_WRITE_SUB_OPCODE_TILED                1
504*4882a593Smuzhiyun #define	SDMA_OPCODE_INDIRECT_BUFFER			  4
505*4882a593Smuzhiyun #define	SDMA_OPCODE_FENCE				  5
506*4882a593Smuzhiyun #define	SDMA_OPCODE_TRAP				  6
507*4882a593Smuzhiyun #define	SDMA_OPCODE_SEMAPHORE				  7
508*4882a593Smuzhiyun #       define SDMA_SEMAPHORE_EXTRA_O                     (1 << 13)
509*4882a593Smuzhiyun 		/* 0 - increment
510*4882a593Smuzhiyun 		 * 1 - write 1
511*4882a593Smuzhiyun 		 */
512*4882a593Smuzhiyun #       define SDMA_SEMAPHORE_EXTRA_S                     (1 << 14)
513*4882a593Smuzhiyun 		/* 0 - wait
514*4882a593Smuzhiyun 		 * 1 - signal
515*4882a593Smuzhiyun 		 */
516*4882a593Smuzhiyun #       define SDMA_SEMAPHORE_EXTRA_M                     (1 << 15)
517*4882a593Smuzhiyun 		/* mailbox */
518*4882a593Smuzhiyun #define	SDMA_OPCODE_POLL_REG_MEM			  8
519*4882a593Smuzhiyun #       define SDMA_POLL_REG_MEM_EXTRA_OP(x)              ((x) << 10)
520*4882a593Smuzhiyun 		/* 0 - wait_reg_mem
521*4882a593Smuzhiyun 		 * 1 - wr_wait_wr_reg
522*4882a593Smuzhiyun 		 */
523*4882a593Smuzhiyun #       define SDMA_POLL_REG_MEM_EXTRA_FUNC(x)            ((x) << 12)
524*4882a593Smuzhiyun 		/* 0 - always
525*4882a593Smuzhiyun 		 * 1 - <
526*4882a593Smuzhiyun 		 * 2 - <=
527*4882a593Smuzhiyun 		 * 3 - ==
528*4882a593Smuzhiyun 		 * 4 - !=
529*4882a593Smuzhiyun 		 * 5 - >=
530*4882a593Smuzhiyun 		 * 6 - >
531*4882a593Smuzhiyun 		 */
532*4882a593Smuzhiyun #       define SDMA_POLL_REG_MEM_EXTRA_M                  (1 << 15)
533*4882a593Smuzhiyun 		/* 0 = register
534*4882a593Smuzhiyun 		 * 1 = memory
535*4882a593Smuzhiyun 		 */
536*4882a593Smuzhiyun #define	SDMA_OPCODE_COND_EXEC				  9
537*4882a593Smuzhiyun #define	SDMA_OPCODE_CONSTANT_FILL			  11
538*4882a593Smuzhiyun #       define SDMA_CONSTANT_FILL_EXTRA_SIZE(x)           ((x) << 14)
539*4882a593Smuzhiyun 		/* 0 = byte fill
540*4882a593Smuzhiyun 		 * 2 = DW fill
541*4882a593Smuzhiyun 		 */
542*4882a593Smuzhiyun #define	SDMA_OPCODE_GENERATE_PTE_PDE			  12
543*4882a593Smuzhiyun #define	SDMA_OPCODE_TIMESTAMP				  13
544*4882a593Smuzhiyun #       define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL        0
545*4882a593Smuzhiyun #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL        1
546*4882a593Smuzhiyun #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL       2
547*4882a593Smuzhiyun #define	SDMA_OPCODE_SRBM_WRITE				  14
548*4882a593Smuzhiyun #       define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x)       ((x) << 12)
549*4882a593Smuzhiyun 		/* byte mask */
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define VCE_CMD_NO_OP		0x00000000
552*4882a593Smuzhiyun #define VCE_CMD_END		0x00000001
553*4882a593Smuzhiyun #define VCE_CMD_IB		0x00000002
554*4882a593Smuzhiyun #define VCE_CMD_FENCE		0x00000003
555*4882a593Smuzhiyun #define VCE_CMD_TRAP		0x00000004
556*4882a593Smuzhiyun #define VCE_CMD_IB_AUTO		0x00000005
557*4882a593Smuzhiyun #define VCE_CMD_SEMAPHORE	0x00000006
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* if PTR32, these are the bases for scratch and lds */
560*4882a593Smuzhiyun #define	PRIVATE_BASE(x)	((x) << 0) /* scratch */
561*4882a593Smuzhiyun #define	SHARED_BASE(x)	((x) << 16) /* LDS */
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define KFD_CIK_SDMA_QUEUE_OFFSET (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
566*4882a593Smuzhiyun enum {
567*4882a593Smuzhiyun 	MTYPE_CACHED = 0,
568*4882a593Smuzhiyun 	MTYPE_NONCACHED = 3
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /* mmPA_SC_RASTER_CONFIG mask */
572*4882a593Smuzhiyun #define RB_MAP_PKR0(x)				((x) << 0)
573*4882a593Smuzhiyun #define RB_MAP_PKR0_MASK			(0x3 << 0)
574*4882a593Smuzhiyun #define RB_MAP_PKR1(x)				((x) << 2)
575*4882a593Smuzhiyun #define RB_MAP_PKR1_MASK			(0x3 << 2)
576*4882a593Smuzhiyun #define RB_XSEL2(x)				((x) << 4)
577*4882a593Smuzhiyun #define RB_XSEL2_MASK				(0x3 << 4)
578*4882a593Smuzhiyun #define RB_XSEL					(1 << 6)
579*4882a593Smuzhiyun #define RB_YSEL					(1 << 7)
580*4882a593Smuzhiyun #define PKR_MAP(x)				((x) << 8)
581*4882a593Smuzhiyun #define PKR_MAP_MASK				(0x3 << 8)
582*4882a593Smuzhiyun #define PKR_XSEL(x)				((x) << 10)
583*4882a593Smuzhiyun #define PKR_XSEL_MASK				(0x3 << 10)
584*4882a593Smuzhiyun #define PKR_YSEL(x)				((x) << 12)
585*4882a593Smuzhiyun #define PKR_YSEL_MASK				(0x3 << 12)
586*4882a593Smuzhiyun #define SC_MAP(x)				((x) << 16)
587*4882a593Smuzhiyun #define SC_MAP_MASK				(0x3 << 16)
588*4882a593Smuzhiyun #define SC_XSEL(x)				((x) << 18)
589*4882a593Smuzhiyun #define SC_XSEL_MASK				(0x3 << 18)
590*4882a593Smuzhiyun #define SC_YSEL(x)				((x) << 20)
591*4882a593Smuzhiyun #define SC_YSEL_MASK				(0x3 << 20)
592*4882a593Smuzhiyun #define SE_MAP(x)				((x) << 24)
593*4882a593Smuzhiyun #define SE_MAP_MASK				(0x3 << 24)
594*4882a593Smuzhiyun #define SE_XSEL(x)				((x) << 26)
595*4882a593Smuzhiyun #define SE_XSEL_MASK				(0x3 << 26)
596*4882a593Smuzhiyun #define SE_YSEL(x)				((x) << 28)
597*4882a593Smuzhiyun #define SE_YSEL_MASK				(0x3 << 28)
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /* mmPA_SC_RASTER_CONFIG_1 mask */
600*4882a593Smuzhiyun #define SE_PAIR_MAP(x)				((x) << 0)
601*4882a593Smuzhiyun #define SE_PAIR_MAP_MASK			(0x3 << 0)
602*4882a593Smuzhiyun #define SE_PAIR_XSEL(x)				((x) << 2)
603*4882a593Smuzhiyun #define SE_PAIR_XSEL_MASK			(0x3 << 2)
604*4882a593Smuzhiyun #define SE_PAIR_YSEL(x)				((x) << 4)
605*4882a593Smuzhiyun #define SE_PAIR_YSEL_MASK			(0x3 << 4)
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #endif
608