1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Alex Deucher
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/firmware.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "amdgpu.h"
29*4882a593Smuzhiyun #include "amdgpu_ucode.h"
30*4882a593Smuzhiyun #include "amdgpu_trace.h"
31*4882a593Smuzhiyun #include "cikd.h"
32*4882a593Smuzhiyun #include "cik.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "bif/bif_4_1_d.h"
35*4882a593Smuzhiyun #include "bif/bif_4_1_sh_mask.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "gca/gfx_7_2_d.h"
38*4882a593Smuzhiyun #include "gca/gfx_7_2_enum.h"
39*4882a593Smuzhiyun #include "gca/gfx_7_2_sh_mask.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "gmc/gmc_7_1_d.h"
42*4882a593Smuzhiyun #include "gmc/gmc_7_1_sh_mask.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "oss/oss_2_0_d.h"
45*4882a593Smuzhiyun #include "oss/oss_2_0_sh_mask.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun SDMA0_REGISTER_OFFSET,
50*4882a593Smuzhiyun SDMA1_REGISTER_OFFSET
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
54*4882a593Smuzhiyun static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
55*4882a593Smuzhiyun static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
56*4882a593Smuzhiyun static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
57*4882a593Smuzhiyun static int cik_sdma_soft_reset(void *handle);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/bonaire_sdma.bin");
60*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/bonaire_sdma1.bin");
61*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/hawaii_sdma.bin");
62*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/hawaii_sdma1.bin");
63*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/kaveri_sdma.bin");
64*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/kaveri_sdma1.bin");
65*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/kabini_sdma.bin");
66*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/kabini_sdma1.bin");
67*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/mullins_sdma.bin");
68*4882a593Smuzhiyun MODULE_FIRMWARE("amdgpu/mullins_sdma1.bin");
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun
cik_sdma_free_microcode(struct amdgpu_device * adev)73*4882a593Smuzhiyun static void cik_sdma_free_microcode(struct amdgpu_device *adev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int i;
76*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
77*4882a593Smuzhiyun release_firmware(adev->sdma.instance[i].fw);
78*4882a593Smuzhiyun adev->sdma.instance[i].fw = NULL;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * sDMA - System DMA
84*4882a593Smuzhiyun * Starting with CIK, the GPU has new asynchronous
85*4882a593Smuzhiyun * DMA engines. These engines are used for compute
86*4882a593Smuzhiyun * and gfx. There are two DMA engines (SDMA0, SDMA1)
87*4882a593Smuzhiyun * and each one supports 1 ring buffer used for gfx
88*4882a593Smuzhiyun * and 2 queues used for compute.
89*4882a593Smuzhiyun *
90*4882a593Smuzhiyun * The programming model is very similar to the CP
91*4882a593Smuzhiyun * (ring buffer, IBs, etc.), but sDMA has it's own
92*4882a593Smuzhiyun * packet format that is different from the PM4 format
93*4882a593Smuzhiyun * used by the CP. sDMA supports copying data, writing
94*4882a593Smuzhiyun * embedded data, solid fills, and a number of other
95*4882a593Smuzhiyun * things. It also has support for tiling/detiling of
96*4882a593Smuzhiyun * buffers.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /**
100*4882a593Smuzhiyun * cik_sdma_init_microcode - load ucode images from disk
101*4882a593Smuzhiyun *
102*4882a593Smuzhiyun * @adev: amdgpu_device pointer
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * Use the firmware interface to load the ucode images into
105*4882a593Smuzhiyun * the driver (not loaded into hw).
106*4882a593Smuzhiyun * Returns 0 on success, error on failure.
107*4882a593Smuzhiyun */
cik_sdma_init_microcode(struct amdgpu_device * adev)108*4882a593Smuzhiyun static int cik_sdma_init_microcode(struct amdgpu_device *adev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun const char *chip_name;
111*4882a593Smuzhiyun char fw_name[30];
112*4882a593Smuzhiyun int err = 0, i;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun DRM_DEBUG("\n");
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun switch (adev->asic_type) {
117*4882a593Smuzhiyun case CHIP_BONAIRE:
118*4882a593Smuzhiyun chip_name = "bonaire";
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun case CHIP_HAWAII:
121*4882a593Smuzhiyun chip_name = "hawaii";
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun case CHIP_KAVERI:
124*4882a593Smuzhiyun chip_name = "kaveri";
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun case CHIP_KABINI:
127*4882a593Smuzhiyun chip_name = "kabini";
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun case CHIP_MULLINS:
130*4882a593Smuzhiyun chip_name = "mullins";
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun default: BUG();
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
136*4882a593Smuzhiyun if (i == 0)
137*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
138*4882a593Smuzhiyun else
139*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
140*4882a593Smuzhiyun err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
141*4882a593Smuzhiyun if (err)
142*4882a593Smuzhiyun goto out;
143*4882a593Smuzhiyun err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun out:
146*4882a593Smuzhiyun if (err) {
147*4882a593Smuzhiyun pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
148*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
149*4882a593Smuzhiyun release_firmware(adev->sdma.instance[i].fw);
150*4882a593Smuzhiyun adev->sdma.instance[i].fw = NULL;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun return err;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * cik_sdma_ring_get_rptr - get the current read pointer
158*4882a593Smuzhiyun *
159*4882a593Smuzhiyun * @ring: amdgpu ring pointer
160*4882a593Smuzhiyun *
161*4882a593Smuzhiyun * Get the current rptr from the hardware (CIK+).
162*4882a593Smuzhiyun */
cik_sdma_ring_get_rptr(struct amdgpu_ring * ring)163*4882a593Smuzhiyun static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u32 rptr;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun rptr = ring->adev->wb.wb[ring->rptr_offs];
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return (rptr & 0x3fffc) >> 2;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /**
173*4882a593Smuzhiyun * cik_sdma_ring_get_wptr - get the current write pointer
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * @ring: amdgpu ring pointer
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * Get the current wptr from the hardware (CIK+).
178*4882a593Smuzhiyun */
cik_sdma_ring_get_wptr(struct amdgpu_ring * ring)179*4882a593Smuzhiyun static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct amdgpu_device *adev = ring->adev;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) & 0x3fffc) >> 2;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * cik_sdma_ring_set_wptr - commit the write pointer
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * @ring: amdgpu ring pointer
190*4882a593Smuzhiyun *
191*4882a593Smuzhiyun * Write the wptr back to the hardware (CIK+).
192*4882a593Smuzhiyun */
cik_sdma_ring_set_wptr(struct amdgpu_ring * ring)193*4882a593Smuzhiyun static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun struct amdgpu_device *adev = ring->adev;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me],
198*4882a593Smuzhiyun (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
cik_sdma_ring_insert_nop(struct amdgpu_ring * ring,uint32_t count)201*4882a593Smuzhiyun static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
204*4882a593Smuzhiyun int i;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun for (i = 0; i < count; i++)
207*4882a593Smuzhiyun if (sdma && sdma->burst_nop && (i == 0))
208*4882a593Smuzhiyun amdgpu_ring_write(ring, ring->funcs->nop |
209*4882a593Smuzhiyun SDMA_NOP_COUNT(count - 1));
210*4882a593Smuzhiyun else
211*4882a593Smuzhiyun amdgpu_ring_write(ring, ring->funcs->nop);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
216*4882a593Smuzhiyun *
217*4882a593Smuzhiyun * @ring: amdgpu ring pointer
218*4882a593Smuzhiyun * @ib: IB object to schedule
219*4882a593Smuzhiyun *
220*4882a593Smuzhiyun * Schedule an IB in the DMA ring (CIK).
221*4882a593Smuzhiyun */
cik_sdma_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)222*4882a593Smuzhiyun static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
223*4882a593Smuzhiyun struct amdgpu_job *job,
224*4882a593Smuzhiyun struct amdgpu_ib *ib,
225*4882a593Smuzhiyun uint32_t flags)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned vmid = AMDGPU_JOB_GET_VMID(job);
228*4882a593Smuzhiyun u32 extra_bits = vmid & 0xf;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* IB packet must end on a 8 DW boundary */
231*4882a593Smuzhiyun cik_sdma_ring_insert_nop(ring, (4 - lower_32_bits(ring->wptr)) & 7);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
234*4882a593Smuzhiyun amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
235*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
236*4882a593Smuzhiyun amdgpu_ring_write(ring, ib->length_dw);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /**
241*4882a593Smuzhiyun * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
242*4882a593Smuzhiyun *
243*4882a593Smuzhiyun * @ring: amdgpu ring pointer
244*4882a593Smuzhiyun *
245*4882a593Smuzhiyun * Emit an hdp flush packet on the requested DMA ring.
246*4882a593Smuzhiyun */
cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring * ring)247*4882a593Smuzhiyun static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
250*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
251*4882a593Smuzhiyun u32 ref_and_mask;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (ring->me == 0)
254*4882a593Smuzhiyun ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
255*4882a593Smuzhiyun else
256*4882a593Smuzhiyun ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
259*4882a593Smuzhiyun amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
260*4882a593Smuzhiyun amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
261*4882a593Smuzhiyun amdgpu_ring_write(ring, ref_and_mask); /* reference */
262*4882a593Smuzhiyun amdgpu_ring_write(ring, ref_and_mask); /* mask */
263*4882a593Smuzhiyun amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
268*4882a593Smuzhiyun *
269*4882a593Smuzhiyun * @ring: amdgpu ring pointer
270*4882a593Smuzhiyun * @fence: amdgpu fence object
271*4882a593Smuzhiyun *
272*4882a593Smuzhiyun * Add a DMA fence packet to the ring to write
273*4882a593Smuzhiyun * the fence seq number and DMA trap packet to generate
274*4882a593Smuzhiyun * an interrupt if needed (CIK).
275*4882a593Smuzhiyun */
cik_sdma_ring_emit_fence(struct amdgpu_ring * ring,u64 addr,u64 seq,unsigned flags)276*4882a593Smuzhiyun static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
277*4882a593Smuzhiyun unsigned flags)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
280*4882a593Smuzhiyun /* write the fence */
281*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
282*4882a593Smuzhiyun amdgpu_ring_write(ring, lower_32_bits(addr));
283*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(addr));
284*4882a593Smuzhiyun amdgpu_ring_write(ring, lower_32_bits(seq));
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* optionally write high bits as well */
287*4882a593Smuzhiyun if (write64bit) {
288*4882a593Smuzhiyun addr += 4;
289*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
290*4882a593Smuzhiyun amdgpu_ring_write(ring, lower_32_bits(addr));
291*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(addr));
292*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(seq));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* generate an interrupt */
296*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /**
300*4882a593Smuzhiyun * cik_sdma_gfx_stop - stop the gfx async dma engines
301*4882a593Smuzhiyun *
302*4882a593Smuzhiyun * @adev: amdgpu_device pointer
303*4882a593Smuzhiyun *
304*4882a593Smuzhiyun * Stop the gfx async dma ring buffers (CIK).
305*4882a593Smuzhiyun */
cik_sdma_gfx_stop(struct amdgpu_device * adev)306*4882a593Smuzhiyun static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
309*4882a593Smuzhiyun struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
310*4882a593Smuzhiyun u32 rb_cntl;
311*4882a593Smuzhiyun int i;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if ((adev->mman.buffer_funcs_ring == sdma0) ||
314*4882a593Smuzhiyun (adev->mman.buffer_funcs_ring == sdma1))
315*4882a593Smuzhiyun amdgpu_ttm_set_buffer_funcs_status(adev, false);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
318*4882a593Smuzhiyun rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
319*4882a593Smuzhiyun rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
320*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
321*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /**
326*4882a593Smuzhiyun * cik_sdma_rlc_stop - stop the compute async dma engines
327*4882a593Smuzhiyun *
328*4882a593Smuzhiyun * @adev: amdgpu_device pointer
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * Stop the compute async dma queues (CIK).
331*4882a593Smuzhiyun */
cik_sdma_rlc_stop(struct amdgpu_device * adev)332*4882a593Smuzhiyun static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun /* XXX todo */
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun * cik_ctx_switch_enable - stop the async dma engines context switch
339*4882a593Smuzhiyun *
340*4882a593Smuzhiyun * @adev: amdgpu_device pointer
341*4882a593Smuzhiyun * @enable: enable/disable the DMA MEs context switch.
342*4882a593Smuzhiyun *
343*4882a593Smuzhiyun * Halt or unhalt the async dma engines context switch (VI).
344*4882a593Smuzhiyun */
cik_ctx_switch_enable(struct amdgpu_device * adev,bool enable)345*4882a593Smuzhiyun static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun u32 f32_cntl, phase_quantum = 0;
348*4882a593Smuzhiyun int i;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (amdgpu_sdma_phase_quantum) {
351*4882a593Smuzhiyun unsigned value = amdgpu_sdma_phase_quantum;
352*4882a593Smuzhiyun unsigned unit = 0;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
355*4882a593Smuzhiyun SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
356*4882a593Smuzhiyun value = (value + 1) >> 1;
357*4882a593Smuzhiyun unit++;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
360*4882a593Smuzhiyun SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
361*4882a593Smuzhiyun value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
362*4882a593Smuzhiyun SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
363*4882a593Smuzhiyun unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
364*4882a593Smuzhiyun SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
365*4882a593Smuzhiyun WARN_ONCE(1,
366*4882a593Smuzhiyun "clamping sdma_phase_quantum to %uK clock cycles\n",
367*4882a593Smuzhiyun value << unit);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun phase_quantum =
370*4882a593Smuzhiyun value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
371*4882a593Smuzhiyun unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
375*4882a593Smuzhiyun f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
376*4882a593Smuzhiyun if (enable) {
377*4882a593Smuzhiyun f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
378*4882a593Smuzhiyun AUTO_CTXSW_ENABLE, 1);
379*4882a593Smuzhiyun if (amdgpu_sdma_phase_quantum) {
380*4882a593Smuzhiyun WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
381*4882a593Smuzhiyun phase_quantum);
382*4882a593Smuzhiyun WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
383*4882a593Smuzhiyun phase_quantum);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun } else {
386*4882a593Smuzhiyun f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
387*4882a593Smuzhiyun AUTO_CTXSW_ENABLE, 0);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /**
395*4882a593Smuzhiyun * cik_sdma_enable - stop the async dma engines
396*4882a593Smuzhiyun *
397*4882a593Smuzhiyun * @adev: amdgpu_device pointer
398*4882a593Smuzhiyun * @enable: enable/disable the DMA MEs.
399*4882a593Smuzhiyun *
400*4882a593Smuzhiyun * Halt or unhalt the async dma engines (CIK).
401*4882a593Smuzhiyun */
cik_sdma_enable(struct amdgpu_device * adev,bool enable)402*4882a593Smuzhiyun static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u32 me_cntl;
405*4882a593Smuzhiyun int i;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (!enable) {
408*4882a593Smuzhiyun cik_sdma_gfx_stop(adev);
409*4882a593Smuzhiyun cik_sdma_rlc_stop(adev);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
413*4882a593Smuzhiyun me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
414*4882a593Smuzhiyun if (enable)
415*4882a593Smuzhiyun me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
416*4882a593Smuzhiyun else
417*4882a593Smuzhiyun me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
418*4882a593Smuzhiyun WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /**
423*4882a593Smuzhiyun * cik_sdma_gfx_resume - setup and start the async dma engines
424*4882a593Smuzhiyun *
425*4882a593Smuzhiyun * @adev: amdgpu_device pointer
426*4882a593Smuzhiyun *
427*4882a593Smuzhiyun * Set up the gfx DMA ring buffers and enable them (CIK).
428*4882a593Smuzhiyun * Returns 0 for success, error for failure.
429*4882a593Smuzhiyun */
cik_sdma_gfx_resume(struct amdgpu_device * adev)430*4882a593Smuzhiyun static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct amdgpu_ring *ring;
433*4882a593Smuzhiyun u32 rb_cntl, ib_cntl;
434*4882a593Smuzhiyun u32 rb_bufsz;
435*4882a593Smuzhiyun u32 wb_offset;
436*4882a593Smuzhiyun int i, j, r;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
439*4882a593Smuzhiyun ring = &adev->sdma.instance[i].ring;
440*4882a593Smuzhiyun wb_offset = (ring->rptr_offs * 4);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun mutex_lock(&adev->srbm_mutex);
443*4882a593Smuzhiyun for (j = 0; j < 16; j++) {
444*4882a593Smuzhiyun cik_srbm_select(adev, 0, 0, 0, j);
445*4882a593Smuzhiyun /* SDMA GFX */
446*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
447*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
448*4882a593Smuzhiyun /* XXX SDMA RLC - todo */
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun cik_srbm_select(adev, 0, 0, 0, 0);
451*4882a593Smuzhiyun mutex_unlock(&adev->srbm_mutex);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
454*4882a593Smuzhiyun adev->gfx.config.gb_addr_config & 0x70);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
457*4882a593Smuzhiyun WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* Set ring buffer size in dwords */
460*4882a593Smuzhiyun rb_bufsz = order_base_2(ring->ring_size / 4);
461*4882a593Smuzhiyun rb_cntl = rb_bufsz << 1;
462*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
463*4882a593Smuzhiyun rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
464*4882a593Smuzhiyun SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
465*4882a593Smuzhiyun #endif
466*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Initialize the ring buffer's read and write pointers */
469*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
470*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
471*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
472*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* set the wb address whether it's enabled or not */
475*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
476*4882a593Smuzhiyun upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
477*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
478*4882a593Smuzhiyun ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
483*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ring->wptr = 0;
486*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* enable DMA RB */
489*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
490*4882a593Smuzhiyun rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
493*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
494*4882a593Smuzhiyun ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
495*4882a593Smuzhiyun #endif
496*4882a593Smuzhiyun /* enable DMA IBs */
497*4882a593Smuzhiyun WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun ring->sched.ready = true;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun cik_sdma_enable(adev, true);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
505*4882a593Smuzhiyun ring = &adev->sdma.instance[i].ring;
506*4882a593Smuzhiyun r = amdgpu_ring_test_helper(ring);
507*4882a593Smuzhiyun if (r)
508*4882a593Smuzhiyun return r;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (adev->mman.buffer_funcs_ring == ring)
511*4882a593Smuzhiyun amdgpu_ttm_set_buffer_funcs_status(adev, true);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /**
518*4882a593Smuzhiyun * cik_sdma_rlc_resume - setup and start the async dma engines
519*4882a593Smuzhiyun *
520*4882a593Smuzhiyun * @adev: amdgpu_device pointer
521*4882a593Smuzhiyun *
522*4882a593Smuzhiyun * Set up the compute DMA queues and enable them (CIK).
523*4882a593Smuzhiyun * Returns 0 for success, error for failure.
524*4882a593Smuzhiyun */
cik_sdma_rlc_resume(struct amdgpu_device * adev)525*4882a593Smuzhiyun static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun /* XXX todo */
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /**
532*4882a593Smuzhiyun * cik_sdma_load_microcode - load the sDMA ME ucode
533*4882a593Smuzhiyun *
534*4882a593Smuzhiyun * @adev: amdgpu_device pointer
535*4882a593Smuzhiyun *
536*4882a593Smuzhiyun * Loads the sDMA0/1 ucode.
537*4882a593Smuzhiyun * Returns 0 for success, -EINVAL if the ucode is not available.
538*4882a593Smuzhiyun */
cik_sdma_load_microcode(struct amdgpu_device * adev)539*4882a593Smuzhiyun static int cik_sdma_load_microcode(struct amdgpu_device *adev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun const struct sdma_firmware_header_v1_0 *hdr;
542*4882a593Smuzhiyun const __le32 *fw_data;
543*4882a593Smuzhiyun u32 fw_size;
544*4882a593Smuzhiyun int i, j;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* halt the MEs */
547*4882a593Smuzhiyun cik_sdma_enable(adev, false);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
550*4882a593Smuzhiyun if (!adev->sdma.instance[i].fw)
551*4882a593Smuzhiyun return -EINVAL;
552*4882a593Smuzhiyun hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
553*4882a593Smuzhiyun amdgpu_ucode_print_sdma_hdr(&hdr->header);
554*4882a593Smuzhiyun fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
555*4882a593Smuzhiyun adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
556*4882a593Smuzhiyun adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
557*4882a593Smuzhiyun if (adev->sdma.instance[i].feature_version >= 20)
558*4882a593Smuzhiyun adev->sdma.instance[i].burst_nop = true;
559*4882a593Smuzhiyun fw_data = (const __le32 *)
560*4882a593Smuzhiyun (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
561*4882a593Smuzhiyun WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
562*4882a593Smuzhiyun for (j = 0; j < fw_size; j++)
563*4882a593Smuzhiyun WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
564*4882a593Smuzhiyun WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /**
571*4882a593Smuzhiyun * cik_sdma_start - setup and start the async dma engines
572*4882a593Smuzhiyun *
573*4882a593Smuzhiyun * @adev: amdgpu_device pointer
574*4882a593Smuzhiyun *
575*4882a593Smuzhiyun * Set up the DMA engines and enable them (CIK).
576*4882a593Smuzhiyun * Returns 0 for success, error for failure.
577*4882a593Smuzhiyun */
cik_sdma_start(struct amdgpu_device * adev)578*4882a593Smuzhiyun static int cik_sdma_start(struct amdgpu_device *adev)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun int r;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun r = cik_sdma_load_microcode(adev);
583*4882a593Smuzhiyun if (r)
584*4882a593Smuzhiyun return r;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* halt the engine before programing */
587*4882a593Smuzhiyun cik_sdma_enable(adev, false);
588*4882a593Smuzhiyun /* enable sdma ring preemption */
589*4882a593Smuzhiyun cik_ctx_switch_enable(adev, true);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* start the gfx rings and rlc compute queues */
592*4882a593Smuzhiyun r = cik_sdma_gfx_resume(adev);
593*4882a593Smuzhiyun if (r)
594*4882a593Smuzhiyun return r;
595*4882a593Smuzhiyun r = cik_sdma_rlc_resume(adev);
596*4882a593Smuzhiyun if (r)
597*4882a593Smuzhiyun return r;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /**
603*4882a593Smuzhiyun * cik_sdma_ring_test_ring - simple async dma engine test
604*4882a593Smuzhiyun *
605*4882a593Smuzhiyun * @ring: amdgpu_ring structure holding ring information
606*4882a593Smuzhiyun *
607*4882a593Smuzhiyun * Test the DMA engine by writing using it to write an
608*4882a593Smuzhiyun * value to memory. (CIK).
609*4882a593Smuzhiyun * Returns 0 for success, error for failure.
610*4882a593Smuzhiyun */
cik_sdma_ring_test_ring(struct amdgpu_ring * ring)611*4882a593Smuzhiyun static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct amdgpu_device *adev = ring->adev;
614*4882a593Smuzhiyun unsigned i;
615*4882a593Smuzhiyun unsigned index;
616*4882a593Smuzhiyun int r;
617*4882a593Smuzhiyun u32 tmp;
618*4882a593Smuzhiyun u64 gpu_addr;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun r = amdgpu_device_wb_get(adev, &index);
621*4882a593Smuzhiyun if (r)
622*4882a593Smuzhiyun return r;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun gpu_addr = adev->wb.gpu_addr + (index * 4);
625*4882a593Smuzhiyun tmp = 0xCAFEDEAD;
626*4882a593Smuzhiyun adev->wb.wb[index] = cpu_to_le32(tmp);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun r = amdgpu_ring_alloc(ring, 5);
629*4882a593Smuzhiyun if (r)
630*4882a593Smuzhiyun goto error_free_wb;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
633*4882a593Smuzhiyun amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
634*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
635*4882a593Smuzhiyun amdgpu_ring_write(ring, 1); /* number of DWs to follow */
636*4882a593Smuzhiyun amdgpu_ring_write(ring, 0xDEADBEEF);
637*4882a593Smuzhiyun amdgpu_ring_commit(ring);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun for (i = 0; i < adev->usec_timeout; i++) {
640*4882a593Smuzhiyun tmp = le32_to_cpu(adev->wb.wb[index]);
641*4882a593Smuzhiyun if (tmp == 0xDEADBEEF)
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun udelay(1);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (i >= adev->usec_timeout)
647*4882a593Smuzhiyun r = -ETIMEDOUT;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun error_free_wb:
650*4882a593Smuzhiyun amdgpu_device_wb_free(adev, index);
651*4882a593Smuzhiyun return r;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /**
655*4882a593Smuzhiyun * cik_sdma_ring_test_ib - test an IB on the DMA engine
656*4882a593Smuzhiyun *
657*4882a593Smuzhiyun * @ring: amdgpu_ring structure holding ring information
658*4882a593Smuzhiyun *
659*4882a593Smuzhiyun * Test a simple IB in the DMA ring (CIK).
660*4882a593Smuzhiyun * Returns 0 on success, error on failure.
661*4882a593Smuzhiyun */
cik_sdma_ring_test_ib(struct amdgpu_ring * ring,long timeout)662*4882a593Smuzhiyun static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct amdgpu_device *adev = ring->adev;
665*4882a593Smuzhiyun struct amdgpu_ib ib;
666*4882a593Smuzhiyun struct dma_fence *f = NULL;
667*4882a593Smuzhiyun unsigned index;
668*4882a593Smuzhiyun u32 tmp = 0;
669*4882a593Smuzhiyun u64 gpu_addr;
670*4882a593Smuzhiyun long r;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun r = amdgpu_device_wb_get(adev, &index);
673*4882a593Smuzhiyun if (r)
674*4882a593Smuzhiyun return r;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun gpu_addr = adev->wb.gpu_addr + (index * 4);
677*4882a593Smuzhiyun tmp = 0xCAFEDEAD;
678*4882a593Smuzhiyun adev->wb.wb[index] = cpu_to_le32(tmp);
679*4882a593Smuzhiyun memset(&ib, 0, sizeof(ib));
680*4882a593Smuzhiyun r = amdgpu_ib_get(adev, NULL, 256,
681*4882a593Smuzhiyun AMDGPU_IB_POOL_DIRECT, &ib);
682*4882a593Smuzhiyun if (r)
683*4882a593Smuzhiyun goto err0;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
686*4882a593Smuzhiyun SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
687*4882a593Smuzhiyun ib.ptr[1] = lower_32_bits(gpu_addr);
688*4882a593Smuzhiyun ib.ptr[2] = upper_32_bits(gpu_addr);
689*4882a593Smuzhiyun ib.ptr[3] = 1;
690*4882a593Smuzhiyun ib.ptr[4] = 0xDEADBEEF;
691*4882a593Smuzhiyun ib.length_dw = 5;
692*4882a593Smuzhiyun r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
693*4882a593Smuzhiyun if (r)
694*4882a593Smuzhiyun goto err1;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun r = dma_fence_wait_timeout(f, false, timeout);
697*4882a593Smuzhiyun if (r == 0) {
698*4882a593Smuzhiyun r = -ETIMEDOUT;
699*4882a593Smuzhiyun goto err1;
700*4882a593Smuzhiyun } else if (r < 0) {
701*4882a593Smuzhiyun goto err1;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun tmp = le32_to_cpu(adev->wb.wb[index]);
704*4882a593Smuzhiyun if (tmp == 0xDEADBEEF)
705*4882a593Smuzhiyun r = 0;
706*4882a593Smuzhiyun else
707*4882a593Smuzhiyun r = -EINVAL;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun err1:
710*4882a593Smuzhiyun amdgpu_ib_free(adev, &ib, NULL);
711*4882a593Smuzhiyun dma_fence_put(f);
712*4882a593Smuzhiyun err0:
713*4882a593Smuzhiyun amdgpu_device_wb_free(adev, index);
714*4882a593Smuzhiyun return r;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /**
718*4882a593Smuzhiyun * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
719*4882a593Smuzhiyun *
720*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
721*4882a593Smuzhiyun * @pe: addr of the page entry
722*4882a593Smuzhiyun * @src: src addr to copy from
723*4882a593Smuzhiyun * @count: number of page entries to update
724*4882a593Smuzhiyun *
725*4882a593Smuzhiyun * Update PTEs by copying them from the GART using sDMA (CIK).
726*4882a593Smuzhiyun */
cik_sdma_vm_copy_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t src,unsigned count)727*4882a593Smuzhiyun static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
728*4882a593Smuzhiyun uint64_t pe, uint64_t src,
729*4882a593Smuzhiyun unsigned count)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun unsigned bytes = count * 8;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
734*4882a593Smuzhiyun SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
735*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = bytes;
736*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
737*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(src);
738*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(src);
739*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(pe);
740*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /**
744*4882a593Smuzhiyun * cik_sdma_vm_write_pages - update PTEs by writing them manually
745*4882a593Smuzhiyun *
746*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
747*4882a593Smuzhiyun * @pe: addr of the page entry
748*4882a593Smuzhiyun * @value: dst addr to write into pe
749*4882a593Smuzhiyun * @count: number of page entries to update
750*4882a593Smuzhiyun * @incr: increase next addr by incr bytes
751*4882a593Smuzhiyun *
752*4882a593Smuzhiyun * Update PTEs by writing them manually using sDMA (CIK).
753*4882a593Smuzhiyun */
cik_sdma_vm_write_pte(struct amdgpu_ib * ib,uint64_t pe,uint64_t value,unsigned count,uint32_t incr)754*4882a593Smuzhiyun static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
755*4882a593Smuzhiyun uint64_t value, unsigned count,
756*4882a593Smuzhiyun uint32_t incr)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun unsigned ndw = count * 2;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
761*4882a593Smuzhiyun SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
762*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(pe);
763*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
764*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = ndw;
765*4882a593Smuzhiyun for (; ndw > 0; ndw -= 2) {
766*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(value);
767*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(value);
768*4882a593Smuzhiyun value += incr;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /**
773*4882a593Smuzhiyun * cik_sdma_vm_set_pages - update the page tables using sDMA
774*4882a593Smuzhiyun *
775*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
776*4882a593Smuzhiyun * @pe: addr of the page entry
777*4882a593Smuzhiyun * @addr: dst addr to write into pe
778*4882a593Smuzhiyun * @count: number of page entries to update
779*4882a593Smuzhiyun * @incr: increase next addr by incr bytes
780*4882a593Smuzhiyun * @flags: access flags
781*4882a593Smuzhiyun *
782*4882a593Smuzhiyun * Update the page tables using sDMA (CIK).
783*4882a593Smuzhiyun */
cik_sdma_vm_set_pte_pde(struct amdgpu_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint64_t flags)784*4882a593Smuzhiyun static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
785*4882a593Smuzhiyun uint64_t addr, unsigned count,
786*4882a593Smuzhiyun uint32_t incr, uint64_t flags)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun /* for physically contiguous pages (vram) */
789*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
790*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
791*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
792*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
793*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(flags);
794*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
795*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(addr);
796*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = incr; /* increment size */
797*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0;
798*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = count; /* number of entries */
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /**
802*4882a593Smuzhiyun * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
803*4882a593Smuzhiyun *
804*4882a593Smuzhiyun * @ib: indirect buffer to fill with padding
805*4882a593Smuzhiyun *
806*4882a593Smuzhiyun */
cik_sdma_ring_pad_ib(struct amdgpu_ring * ring,struct amdgpu_ib * ib)807*4882a593Smuzhiyun static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
810*4882a593Smuzhiyun u32 pad_count;
811*4882a593Smuzhiyun int i;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun pad_count = (-ib->length_dw) & 7;
814*4882a593Smuzhiyun for (i = 0; i < pad_count; i++)
815*4882a593Smuzhiyun if (sdma && sdma->burst_nop && (i == 0))
816*4882a593Smuzhiyun ib->ptr[ib->length_dw++] =
817*4882a593Smuzhiyun SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
818*4882a593Smuzhiyun SDMA_NOP_COUNT(pad_count - 1);
819*4882a593Smuzhiyun else
820*4882a593Smuzhiyun ib->ptr[ib->length_dw++] =
821*4882a593Smuzhiyun SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /**
825*4882a593Smuzhiyun * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
826*4882a593Smuzhiyun *
827*4882a593Smuzhiyun * @ring: amdgpu_ring pointer
828*4882a593Smuzhiyun *
829*4882a593Smuzhiyun * Make sure all previous operations are completed (CIK).
830*4882a593Smuzhiyun */
cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring * ring)831*4882a593Smuzhiyun static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun uint32_t seq = ring->fence_drv.sync_seq;
834*4882a593Smuzhiyun uint64_t addr = ring->fence_drv.gpu_addr;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* wait for idle */
837*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
838*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_OP(0) |
839*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
840*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_M));
841*4882a593Smuzhiyun amdgpu_ring_write(ring, addr & 0xfffffffc);
842*4882a593Smuzhiyun amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
843*4882a593Smuzhiyun amdgpu_ring_write(ring, seq); /* reference */
844*4882a593Smuzhiyun amdgpu_ring_write(ring, 0xffffffff); /* mask */
845*4882a593Smuzhiyun amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /**
849*4882a593Smuzhiyun * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
850*4882a593Smuzhiyun *
851*4882a593Smuzhiyun * @ring: amdgpu_ring pointer
852*4882a593Smuzhiyun * @vm: amdgpu_vm pointer
853*4882a593Smuzhiyun *
854*4882a593Smuzhiyun * Update the page table base and flush the VM TLB
855*4882a593Smuzhiyun * using sDMA (CIK).
856*4882a593Smuzhiyun */
cik_sdma_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)857*4882a593Smuzhiyun static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
858*4882a593Smuzhiyun unsigned vmid, uint64_t pd_addr)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
861*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
866*4882a593Smuzhiyun amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
867*4882a593Smuzhiyun amdgpu_ring_write(ring, 0);
868*4882a593Smuzhiyun amdgpu_ring_write(ring, 0); /* reference */
869*4882a593Smuzhiyun amdgpu_ring_write(ring, 0); /* mask */
870*4882a593Smuzhiyun amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
cik_sdma_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)873*4882a593Smuzhiyun static void cik_sdma_ring_emit_wreg(struct amdgpu_ring *ring,
874*4882a593Smuzhiyun uint32_t reg, uint32_t val)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
877*4882a593Smuzhiyun amdgpu_ring_write(ring, reg);
878*4882a593Smuzhiyun amdgpu_ring_write(ring, val);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
cik_enable_sdma_mgcg(struct amdgpu_device * adev,bool enable)881*4882a593Smuzhiyun static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
882*4882a593Smuzhiyun bool enable)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun u32 orig, data;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
887*4882a593Smuzhiyun WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
888*4882a593Smuzhiyun WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
889*4882a593Smuzhiyun } else {
890*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
891*4882a593Smuzhiyun data |= 0xff000000;
892*4882a593Smuzhiyun if (data != orig)
893*4882a593Smuzhiyun WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
896*4882a593Smuzhiyun data |= 0xff000000;
897*4882a593Smuzhiyun if (data != orig)
898*4882a593Smuzhiyun WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
cik_enable_sdma_mgls(struct amdgpu_device * adev,bool enable)902*4882a593Smuzhiyun static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
903*4882a593Smuzhiyun bool enable)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun u32 orig, data;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
908*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
909*4882a593Smuzhiyun data |= 0x100;
910*4882a593Smuzhiyun if (orig != data)
911*4882a593Smuzhiyun WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
914*4882a593Smuzhiyun data |= 0x100;
915*4882a593Smuzhiyun if (orig != data)
916*4882a593Smuzhiyun WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
917*4882a593Smuzhiyun } else {
918*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
919*4882a593Smuzhiyun data &= ~0x100;
920*4882a593Smuzhiyun if (orig != data)
921*4882a593Smuzhiyun WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
924*4882a593Smuzhiyun data &= ~0x100;
925*4882a593Smuzhiyun if (orig != data)
926*4882a593Smuzhiyun WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
cik_sdma_early_init(void * handle)930*4882a593Smuzhiyun static int cik_sdma_early_init(void *handle)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun adev->sdma.num_instances = SDMA_MAX_INSTANCE;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun cik_sdma_set_ring_funcs(adev);
937*4882a593Smuzhiyun cik_sdma_set_irq_funcs(adev);
938*4882a593Smuzhiyun cik_sdma_set_buffer_funcs(adev);
939*4882a593Smuzhiyun cik_sdma_set_vm_pte_funcs(adev);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
cik_sdma_sw_init(void * handle)944*4882a593Smuzhiyun static int cik_sdma_sw_init(void *handle)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct amdgpu_ring *ring;
947*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
948*4882a593Smuzhiyun int r, i;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun r = cik_sdma_init_microcode(adev);
951*4882a593Smuzhiyun if (r) {
952*4882a593Smuzhiyun DRM_ERROR("Failed to load sdma firmware!\n");
953*4882a593Smuzhiyun return r;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* SDMA trap event */
957*4882a593Smuzhiyun r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
958*4882a593Smuzhiyun &adev->sdma.trap_irq);
959*4882a593Smuzhiyun if (r)
960*4882a593Smuzhiyun return r;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* SDMA Privileged inst */
963*4882a593Smuzhiyun r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
964*4882a593Smuzhiyun &adev->sdma.illegal_inst_irq);
965*4882a593Smuzhiyun if (r)
966*4882a593Smuzhiyun return r;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* SDMA Privileged inst */
969*4882a593Smuzhiyun r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 247,
970*4882a593Smuzhiyun &adev->sdma.illegal_inst_irq);
971*4882a593Smuzhiyun if (r)
972*4882a593Smuzhiyun return r;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
975*4882a593Smuzhiyun ring = &adev->sdma.instance[i].ring;
976*4882a593Smuzhiyun ring->ring_obj = NULL;
977*4882a593Smuzhiyun sprintf(ring->name, "sdma%d", i);
978*4882a593Smuzhiyun r = amdgpu_ring_init(adev, ring, 1024,
979*4882a593Smuzhiyun &adev->sdma.trap_irq,
980*4882a593Smuzhiyun (i == 0) ?
981*4882a593Smuzhiyun AMDGPU_SDMA_IRQ_INSTANCE0 :
982*4882a593Smuzhiyun AMDGPU_SDMA_IRQ_INSTANCE1,
983*4882a593Smuzhiyun AMDGPU_RING_PRIO_DEFAULT);
984*4882a593Smuzhiyun if (r)
985*4882a593Smuzhiyun return r;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return r;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
cik_sdma_sw_fini(void * handle)991*4882a593Smuzhiyun static int cik_sdma_sw_fini(void *handle)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
994*4882a593Smuzhiyun int i;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++)
997*4882a593Smuzhiyun amdgpu_ring_fini(&adev->sdma.instance[i].ring);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun cik_sdma_free_microcode(adev);
1000*4882a593Smuzhiyun return 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
cik_sdma_hw_init(void * handle)1003*4882a593Smuzhiyun static int cik_sdma_hw_init(void *handle)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun int r;
1006*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun r = cik_sdma_start(adev);
1009*4882a593Smuzhiyun if (r)
1010*4882a593Smuzhiyun return r;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return r;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
cik_sdma_hw_fini(void * handle)1015*4882a593Smuzhiyun static int cik_sdma_hw_fini(void *handle)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun cik_ctx_switch_enable(adev, false);
1020*4882a593Smuzhiyun cik_sdma_enable(adev, false);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun return 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
cik_sdma_suspend(void * handle)1025*4882a593Smuzhiyun static int cik_sdma_suspend(void *handle)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun return cik_sdma_hw_fini(adev);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
cik_sdma_resume(void * handle)1032*4882a593Smuzhiyun static int cik_sdma_resume(void *handle)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun cik_sdma_soft_reset(handle);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return cik_sdma_hw_init(adev);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
cik_sdma_is_idle(void * handle)1041*4882a593Smuzhiyun static bool cik_sdma_is_idle(void *handle)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1044*4882a593Smuzhiyun u32 tmp = RREG32(mmSRBM_STATUS2);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1047*4882a593Smuzhiyun SRBM_STATUS2__SDMA1_BUSY_MASK))
1048*4882a593Smuzhiyun return false;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun return true;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
cik_sdma_wait_for_idle(void * handle)1053*4882a593Smuzhiyun static int cik_sdma_wait_for_idle(void *handle)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun unsigned i;
1056*4882a593Smuzhiyun u32 tmp;
1057*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun for (i = 0; i < adev->usec_timeout; i++) {
1060*4882a593Smuzhiyun tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1061*4882a593Smuzhiyun SRBM_STATUS2__SDMA1_BUSY_MASK);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (!tmp)
1064*4882a593Smuzhiyun return 0;
1065*4882a593Smuzhiyun udelay(1);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun return -ETIMEDOUT;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
cik_sdma_soft_reset(void * handle)1070*4882a593Smuzhiyun static int cik_sdma_soft_reset(void *handle)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun u32 srbm_soft_reset = 0;
1073*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1074*4882a593Smuzhiyun u32 tmp;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* sdma0 */
1077*4882a593Smuzhiyun tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1078*4882a593Smuzhiyun tmp |= SDMA0_F32_CNTL__HALT_MASK;
1079*4882a593Smuzhiyun WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1080*4882a593Smuzhiyun srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* sdma1 */
1083*4882a593Smuzhiyun tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1084*4882a593Smuzhiyun tmp |= SDMA0_F32_CNTL__HALT_MASK;
1085*4882a593Smuzhiyun WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1086*4882a593Smuzhiyun srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (srbm_soft_reset) {
1089*4882a593Smuzhiyun tmp = RREG32(mmSRBM_SOFT_RESET);
1090*4882a593Smuzhiyun tmp |= srbm_soft_reset;
1091*4882a593Smuzhiyun dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1092*4882a593Smuzhiyun WREG32(mmSRBM_SOFT_RESET, tmp);
1093*4882a593Smuzhiyun tmp = RREG32(mmSRBM_SOFT_RESET);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun udelay(50);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun tmp &= ~srbm_soft_reset;
1098*4882a593Smuzhiyun WREG32(mmSRBM_SOFT_RESET, tmp);
1099*4882a593Smuzhiyun tmp = RREG32(mmSRBM_SOFT_RESET);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* Wait a little for things to settle down */
1102*4882a593Smuzhiyun udelay(50);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
cik_sdma_set_trap_irq_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)1108*4882a593Smuzhiyun static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1109*4882a593Smuzhiyun struct amdgpu_irq_src *src,
1110*4882a593Smuzhiyun unsigned type,
1111*4882a593Smuzhiyun enum amdgpu_interrupt_state state)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun u32 sdma_cntl;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun switch (type) {
1116*4882a593Smuzhiyun case AMDGPU_SDMA_IRQ_INSTANCE0:
1117*4882a593Smuzhiyun switch (state) {
1118*4882a593Smuzhiyun case AMDGPU_IRQ_STATE_DISABLE:
1119*4882a593Smuzhiyun sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1120*4882a593Smuzhiyun sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1121*4882a593Smuzhiyun WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun case AMDGPU_IRQ_STATE_ENABLE:
1124*4882a593Smuzhiyun sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1125*4882a593Smuzhiyun sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1126*4882a593Smuzhiyun WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1127*4882a593Smuzhiyun break;
1128*4882a593Smuzhiyun default:
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun break;
1132*4882a593Smuzhiyun case AMDGPU_SDMA_IRQ_INSTANCE1:
1133*4882a593Smuzhiyun switch (state) {
1134*4882a593Smuzhiyun case AMDGPU_IRQ_STATE_DISABLE:
1135*4882a593Smuzhiyun sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1136*4882a593Smuzhiyun sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1137*4882a593Smuzhiyun WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1138*4882a593Smuzhiyun break;
1139*4882a593Smuzhiyun case AMDGPU_IRQ_STATE_ENABLE:
1140*4882a593Smuzhiyun sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1141*4882a593Smuzhiyun sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1142*4882a593Smuzhiyun WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1143*4882a593Smuzhiyun break;
1144*4882a593Smuzhiyun default:
1145*4882a593Smuzhiyun break;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun break;
1148*4882a593Smuzhiyun default:
1149*4882a593Smuzhiyun break;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun return 0;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
cik_sdma_process_trap_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)1154*4882a593Smuzhiyun static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1155*4882a593Smuzhiyun struct amdgpu_irq_src *source,
1156*4882a593Smuzhiyun struct amdgpu_iv_entry *entry)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun u8 instance_id, queue_id;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun instance_id = (entry->ring_id & 0x3) >> 0;
1161*4882a593Smuzhiyun queue_id = (entry->ring_id & 0xc) >> 2;
1162*4882a593Smuzhiyun DRM_DEBUG("IH: SDMA trap\n");
1163*4882a593Smuzhiyun switch (instance_id) {
1164*4882a593Smuzhiyun case 0:
1165*4882a593Smuzhiyun switch (queue_id) {
1166*4882a593Smuzhiyun case 0:
1167*4882a593Smuzhiyun amdgpu_fence_process(&adev->sdma.instance[0].ring);
1168*4882a593Smuzhiyun break;
1169*4882a593Smuzhiyun case 1:
1170*4882a593Smuzhiyun /* XXX compute */
1171*4882a593Smuzhiyun break;
1172*4882a593Smuzhiyun case 2:
1173*4882a593Smuzhiyun /* XXX compute */
1174*4882a593Smuzhiyun break;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun break;
1177*4882a593Smuzhiyun case 1:
1178*4882a593Smuzhiyun switch (queue_id) {
1179*4882a593Smuzhiyun case 0:
1180*4882a593Smuzhiyun amdgpu_fence_process(&adev->sdma.instance[1].ring);
1181*4882a593Smuzhiyun break;
1182*4882a593Smuzhiyun case 1:
1183*4882a593Smuzhiyun /* XXX compute */
1184*4882a593Smuzhiyun break;
1185*4882a593Smuzhiyun case 2:
1186*4882a593Smuzhiyun /* XXX compute */
1187*4882a593Smuzhiyun break;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun break;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun return 0;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
cik_sdma_process_illegal_inst_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)1195*4882a593Smuzhiyun static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1196*4882a593Smuzhiyun struct amdgpu_irq_src *source,
1197*4882a593Smuzhiyun struct amdgpu_iv_entry *entry)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun u8 instance_id;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun DRM_ERROR("Illegal instruction in SDMA command stream\n");
1202*4882a593Smuzhiyun instance_id = (entry->ring_id & 0x3) >> 0;
1203*4882a593Smuzhiyun drm_sched_fault(&adev->sdma.instance[instance_id].ring.sched);
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
cik_sdma_set_clockgating_state(void * handle,enum amd_clockgating_state state)1207*4882a593Smuzhiyun static int cik_sdma_set_clockgating_state(void *handle,
1208*4882a593Smuzhiyun enum amd_clockgating_state state)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun bool gate = false;
1211*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (state == AMD_CG_STATE_GATE)
1214*4882a593Smuzhiyun gate = true;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun cik_enable_sdma_mgcg(adev, gate);
1217*4882a593Smuzhiyun cik_enable_sdma_mgls(adev, gate);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
cik_sdma_set_powergating_state(void * handle,enum amd_powergating_state state)1222*4882a593Smuzhiyun static int cik_sdma_set_powergating_state(void *handle,
1223*4882a593Smuzhiyun enum amd_powergating_state state)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun static const struct amd_ip_funcs cik_sdma_ip_funcs = {
1229*4882a593Smuzhiyun .name = "cik_sdma",
1230*4882a593Smuzhiyun .early_init = cik_sdma_early_init,
1231*4882a593Smuzhiyun .late_init = NULL,
1232*4882a593Smuzhiyun .sw_init = cik_sdma_sw_init,
1233*4882a593Smuzhiyun .sw_fini = cik_sdma_sw_fini,
1234*4882a593Smuzhiyun .hw_init = cik_sdma_hw_init,
1235*4882a593Smuzhiyun .hw_fini = cik_sdma_hw_fini,
1236*4882a593Smuzhiyun .suspend = cik_sdma_suspend,
1237*4882a593Smuzhiyun .resume = cik_sdma_resume,
1238*4882a593Smuzhiyun .is_idle = cik_sdma_is_idle,
1239*4882a593Smuzhiyun .wait_for_idle = cik_sdma_wait_for_idle,
1240*4882a593Smuzhiyun .soft_reset = cik_sdma_soft_reset,
1241*4882a593Smuzhiyun .set_clockgating_state = cik_sdma_set_clockgating_state,
1242*4882a593Smuzhiyun .set_powergating_state = cik_sdma_set_powergating_state,
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1246*4882a593Smuzhiyun .type = AMDGPU_RING_TYPE_SDMA,
1247*4882a593Smuzhiyun .align_mask = 0xf,
1248*4882a593Smuzhiyun .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
1249*4882a593Smuzhiyun .support_64bit_ptrs = false,
1250*4882a593Smuzhiyun .get_rptr = cik_sdma_ring_get_rptr,
1251*4882a593Smuzhiyun .get_wptr = cik_sdma_ring_get_wptr,
1252*4882a593Smuzhiyun .set_wptr = cik_sdma_ring_set_wptr,
1253*4882a593Smuzhiyun .emit_frame_size =
1254*4882a593Smuzhiyun 6 + /* cik_sdma_ring_emit_hdp_flush */
1255*4882a593Smuzhiyun 3 + /* hdp invalidate */
1256*4882a593Smuzhiyun 6 + /* cik_sdma_ring_emit_pipeline_sync */
1257*4882a593Smuzhiyun CIK_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* cik_sdma_ring_emit_vm_flush */
1258*4882a593Smuzhiyun 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
1259*4882a593Smuzhiyun .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
1260*4882a593Smuzhiyun .emit_ib = cik_sdma_ring_emit_ib,
1261*4882a593Smuzhiyun .emit_fence = cik_sdma_ring_emit_fence,
1262*4882a593Smuzhiyun .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
1263*4882a593Smuzhiyun .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
1264*4882a593Smuzhiyun .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
1265*4882a593Smuzhiyun .test_ring = cik_sdma_ring_test_ring,
1266*4882a593Smuzhiyun .test_ib = cik_sdma_ring_test_ib,
1267*4882a593Smuzhiyun .insert_nop = cik_sdma_ring_insert_nop,
1268*4882a593Smuzhiyun .pad_ib = cik_sdma_ring_pad_ib,
1269*4882a593Smuzhiyun .emit_wreg = cik_sdma_ring_emit_wreg,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun
cik_sdma_set_ring_funcs(struct amdgpu_device * adev)1272*4882a593Smuzhiyun static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun int i;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
1277*4882a593Smuzhiyun adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
1278*4882a593Smuzhiyun adev->sdma.instance[i].ring.me = i;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1283*4882a593Smuzhiyun .set = cik_sdma_set_trap_irq_state,
1284*4882a593Smuzhiyun .process = cik_sdma_process_trap_irq,
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1288*4882a593Smuzhiyun .process = cik_sdma_process_illegal_inst_irq,
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun
cik_sdma_set_irq_funcs(struct amdgpu_device * adev)1291*4882a593Smuzhiyun static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1294*4882a593Smuzhiyun adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1295*4882a593Smuzhiyun adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /**
1299*4882a593Smuzhiyun * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1300*4882a593Smuzhiyun *
1301*4882a593Smuzhiyun * @ring: amdgpu_ring structure holding ring information
1302*4882a593Smuzhiyun * @src_offset: src GPU address
1303*4882a593Smuzhiyun * @dst_offset: dst GPU address
1304*4882a593Smuzhiyun * @byte_count: number of bytes to xfer
1305*4882a593Smuzhiyun *
1306*4882a593Smuzhiyun * Copy GPU buffers using the DMA engine (CIK).
1307*4882a593Smuzhiyun * Used by the amdgpu ttm implementation to move pages if
1308*4882a593Smuzhiyun * registered as the asic copy callback.
1309*4882a593Smuzhiyun */
cik_sdma_emit_copy_buffer(struct amdgpu_ib * ib,uint64_t src_offset,uint64_t dst_offset,uint32_t byte_count,bool tmz)1310*4882a593Smuzhiyun static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
1311*4882a593Smuzhiyun uint64_t src_offset,
1312*4882a593Smuzhiyun uint64_t dst_offset,
1313*4882a593Smuzhiyun uint32_t byte_count,
1314*4882a593Smuzhiyun bool tmz)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1317*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = byte_count;
1318*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1319*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1320*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1321*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1322*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /**
1326*4882a593Smuzhiyun * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1327*4882a593Smuzhiyun *
1328*4882a593Smuzhiyun * @ring: amdgpu_ring structure holding ring information
1329*4882a593Smuzhiyun * @src_data: value to write to buffer
1330*4882a593Smuzhiyun * @dst_offset: dst GPU address
1331*4882a593Smuzhiyun * @byte_count: number of bytes to xfer
1332*4882a593Smuzhiyun *
1333*4882a593Smuzhiyun * Fill GPU buffers using the DMA engine (CIK).
1334*4882a593Smuzhiyun */
cik_sdma_emit_fill_buffer(struct amdgpu_ib * ib,uint32_t src_data,uint64_t dst_offset,uint32_t byte_count)1335*4882a593Smuzhiyun static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
1336*4882a593Smuzhiyun uint32_t src_data,
1337*4882a593Smuzhiyun uint64_t dst_offset,
1338*4882a593Smuzhiyun uint32_t byte_count)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1341*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1342*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1343*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = src_data;
1344*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = byte_count;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1348*4882a593Smuzhiyun .copy_max_bytes = 0x1fffff,
1349*4882a593Smuzhiyun .copy_num_dw = 7,
1350*4882a593Smuzhiyun .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun .fill_max_bytes = 0x1fffff,
1353*4882a593Smuzhiyun .fill_num_dw = 5,
1354*4882a593Smuzhiyun .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun
cik_sdma_set_buffer_funcs(struct amdgpu_device * adev)1357*4882a593Smuzhiyun static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
1360*4882a593Smuzhiyun adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1364*4882a593Smuzhiyun .copy_pte_num_dw = 7,
1365*4882a593Smuzhiyun .copy_pte = cik_sdma_vm_copy_pte,
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun .write_pte = cik_sdma_vm_write_pte,
1368*4882a593Smuzhiyun .set_pte_pde = cik_sdma_vm_set_pte_pde,
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun
cik_sdma_set_vm_pte_funcs(struct amdgpu_device * adev)1371*4882a593Smuzhiyun static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun unsigned i;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
1376*4882a593Smuzhiyun for (i = 0; i < adev->sdma.num_instances; i++) {
1377*4882a593Smuzhiyun adev->vm_manager.vm_pte_scheds[i] =
1378*4882a593Smuzhiyun &adev->sdma.instance[i].ring.sched;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun const struct amdgpu_ip_block_version cik_sdma_ip_block =
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun .type = AMD_IP_BLOCK_TYPE_SDMA,
1386*4882a593Smuzhiyun .major = 2,
1387*4882a593Smuzhiyun .minor = 0,
1388*4882a593Smuzhiyun .rev = 0,
1389*4882a593Smuzhiyun .funcs = &cik_sdma_ip_funcs,
1390*4882a593Smuzhiyun };
1391