xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/atombios_dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors: Dave Airlie
24*4882a593Smuzhiyun  *          Alex Deucher
25*4882a593Smuzhiyun  *          Jerome Glisse
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
29*4882a593Smuzhiyun #include "amdgpu.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "atom.h"
32*4882a593Smuzhiyun #include "atom-bits.h"
33*4882a593Smuzhiyun #include "atombios_encoders.h"
34*4882a593Smuzhiyun #include "atombios_dp.h"
35*4882a593Smuzhiyun #include "amdgpu_connectors.h"
36*4882a593Smuzhiyun #include "amdgpu_atombios.h"
37*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* move these to drm_dp_helper.c/h */
40*4882a593Smuzhiyun #define DP_LINK_CONFIGURATION_SIZE 9
41*4882a593Smuzhiyun #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static char *voltage_names[] = {
44*4882a593Smuzhiyun 	"0.4V", "0.6V", "0.8V", "1.2V"
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun static char *pre_emph_names[] = {
47*4882a593Smuzhiyun 	"0dB", "3.5dB", "6dB", "9.5dB"
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /***** amdgpu AUX functions *****/
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun union aux_channel_transaction {
53*4882a593Smuzhiyun 	PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
54*4882a593Smuzhiyun 	PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
amdgpu_atombios_dp_process_aux_ch(struct amdgpu_i2c_chan * chan,u8 * send,int send_bytes,u8 * recv,int recv_size,u8 delay,u8 * ack)57*4882a593Smuzhiyun static int amdgpu_atombios_dp_process_aux_ch(struct amdgpu_i2c_chan *chan,
58*4882a593Smuzhiyun 				      u8 *send, int send_bytes,
59*4882a593Smuzhiyun 				      u8 *recv, int recv_size,
60*4882a593Smuzhiyun 				      u8 delay, u8 *ack)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct drm_device *dev = chan->dev;
63*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
64*4882a593Smuzhiyun 	union aux_channel_transaction args;
65*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
66*4882a593Smuzhiyun 	unsigned char *base;
67*4882a593Smuzhiyun 	int recv_bytes;
68*4882a593Smuzhiyun 	int r = 0;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	mutex_lock(&chan->mutex);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	base = (unsigned char *)(adev->mode_info.atom_context->scratch + 1);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	amdgpu_atombios_copy_swap(base, send, send_bytes, true);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	args.v2.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
79*4882a593Smuzhiyun 	args.v2.lpDataOut = cpu_to_le16((u16)(16 + 4));
80*4882a593Smuzhiyun 	args.v2.ucDataOutLen = 0;
81*4882a593Smuzhiyun 	args.v2.ucChannelID = chan->rec.i2c_id;
82*4882a593Smuzhiyun 	args.v2.ucDelay = delay / 10;
83*4882a593Smuzhiyun 	args.v2.ucHPD_ID = chan->rec.hpd;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	*ack = args.v2.ucReplyStatus;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* timeout */
90*4882a593Smuzhiyun 	if (args.v2.ucReplyStatus == 1) {
91*4882a593Smuzhiyun 		r = -ETIMEDOUT;
92*4882a593Smuzhiyun 		goto done;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* flags not zero */
96*4882a593Smuzhiyun 	if (args.v2.ucReplyStatus == 2) {
97*4882a593Smuzhiyun 		DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
98*4882a593Smuzhiyun 		r = -EIO;
99*4882a593Smuzhiyun 		goto done;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* error */
103*4882a593Smuzhiyun 	if (args.v2.ucReplyStatus == 3) {
104*4882a593Smuzhiyun 		DRM_DEBUG_KMS("dp_aux_ch error\n");
105*4882a593Smuzhiyun 		r = -EIO;
106*4882a593Smuzhiyun 		goto done;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	recv_bytes = args.v1.ucDataOutLen;
110*4882a593Smuzhiyun 	if (recv_bytes > recv_size)
111*4882a593Smuzhiyun 		recv_bytes = recv_size;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (recv && recv_size)
114*4882a593Smuzhiyun 		amdgpu_atombios_copy_swap(recv, base + 16, recv_bytes, false);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	r = recv_bytes;
117*4882a593Smuzhiyun done:
118*4882a593Smuzhiyun 	mutex_unlock(&chan->mutex);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return r;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define BARE_ADDRESS_SIZE 3
124*4882a593Smuzhiyun #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static ssize_t
amdgpu_atombios_dp_aux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)127*4882a593Smuzhiyun amdgpu_atombios_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct amdgpu_i2c_chan *chan =
130*4882a593Smuzhiyun 		container_of(aux, struct amdgpu_i2c_chan, aux);
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 	u8 tx_buf[20];
133*4882a593Smuzhiyun 	size_t tx_size;
134*4882a593Smuzhiyun 	u8 ack, delay = 0;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (WARN_ON(msg->size > 16))
137*4882a593Smuzhiyun 		return -E2BIG;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	tx_buf[0] = msg->address & 0xff;
140*4882a593Smuzhiyun 	tx_buf[1] = msg->address >> 8;
141*4882a593Smuzhiyun 	tx_buf[2] = (msg->request << 4) |
142*4882a593Smuzhiyun 		((msg->address >> 16) & 0xf);
143*4882a593Smuzhiyun 	tx_buf[3] = msg->size ? (msg->size - 1) : 0;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	switch (msg->request & ~DP_AUX_I2C_MOT) {
146*4882a593Smuzhiyun 	case DP_AUX_NATIVE_WRITE:
147*4882a593Smuzhiyun 	case DP_AUX_I2C_WRITE:
148*4882a593Smuzhiyun 		/* tx_size needs to be 4 even for bare address packets since the atom
149*4882a593Smuzhiyun 		 * table needs the info in tx_buf[3].
150*4882a593Smuzhiyun 		 */
151*4882a593Smuzhiyun 		tx_size = HEADER_SIZE + msg->size;
152*4882a593Smuzhiyun 		if (msg->size == 0)
153*4882a593Smuzhiyun 			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
154*4882a593Smuzhiyun 		else
155*4882a593Smuzhiyun 			tx_buf[3] |= tx_size << 4;
156*4882a593Smuzhiyun 		memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
157*4882a593Smuzhiyun 		ret = amdgpu_atombios_dp_process_aux_ch(chan,
158*4882a593Smuzhiyun 						 tx_buf, tx_size, NULL, 0, delay, &ack);
159*4882a593Smuzhiyun 		if (ret >= 0)
160*4882a593Smuzhiyun 			/* Return payload size. */
161*4882a593Smuzhiyun 			ret = msg->size;
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	case DP_AUX_NATIVE_READ:
164*4882a593Smuzhiyun 	case DP_AUX_I2C_READ:
165*4882a593Smuzhiyun 		/* tx_size needs to be 4 even for bare address packets since the atom
166*4882a593Smuzhiyun 		 * table needs the info in tx_buf[3].
167*4882a593Smuzhiyun 		 */
168*4882a593Smuzhiyun 		tx_size = HEADER_SIZE;
169*4882a593Smuzhiyun 		if (msg->size == 0)
170*4882a593Smuzhiyun 			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
171*4882a593Smuzhiyun 		else
172*4882a593Smuzhiyun 			tx_buf[3] |= tx_size << 4;
173*4882a593Smuzhiyun 		ret = amdgpu_atombios_dp_process_aux_ch(chan,
174*4882a593Smuzhiyun 						 tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	default:
177*4882a593Smuzhiyun 		ret = -EINVAL;
178*4882a593Smuzhiyun 		break;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (ret >= 0)
182*4882a593Smuzhiyun 		msg->reply = ack >> 4;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return ret;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
amdgpu_atombios_dp_aux_init(struct amdgpu_connector * amdgpu_connector)187*4882a593Smuzhiyun void amdgpu_atombios_dp_aux_init(struct amdgpu_connector *amdgpu_connector)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	amdgpu_connector->ddc_bus->rec.hpd = amdgpu_connector->hpd.hpd;
190*4882a593Smuzhiyun 	amdgpu_connector->ddc_bus->aux.transfer = amdgpu_atombios_dp_aux_transfer;
191*4882a593Smuzhiyun 	drm_dp_aux_init(&amdgpu_connector->ddc_bus->aux);
192*4882a593Smuzhiyun 	amdgpu_connector->ddc_bus->has_aux = true;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /***** general DP utility functions *****/
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_LEVEL_3
198*4882a593Smuzhiyun #define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPH_LEVEL_3
199*4882a593Smuzhiyun 
amdgpu_atombios_dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],int lane_count,u8 train_set[4])200*4882a593Smuzhiyun static void amdgpu_atombios_dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
201*4882a593Smuzhiyun 						int lane_count,
202*4882a593Smuzhiyun 						u8 train_set[4])
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	u8 v = 0;
205*4882a593Smuzhiyun 	u8 p = 0;
206*4882a593Smuzhiyun 	int lane;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	for (lane = 0; lane < lane_count; lane++) {
209*4882a593Smuzhiyun 		u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
210*4882a593Smuzhiyun 		u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
213*4882a593Smuzhiyun 			  lane,
214*4882a593Smuzhiyun 			  voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
215*4882a593Smuzhiyun 			  pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		if (this_v > v)
218*4882a593Smuzhiyun 			v = this_v;
219*4882a593Smuzhiyun 		if (this_p > p)
220*4882a593Smuzhiyun 			p = this_p;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (v >= DP_VOLTAGE_MAX)
224*4882a593Smuzhiyun 		v |= DP_TRAIN_MAX_SWING_REACHED;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (p >= DP_PRE_EMPHASIS_MAX)
227*4882a593Smuzhiyun 		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
230*4882a593Smuzhiyun 		  voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
231*4882a593Smuzhiyun 		  pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	for (lane = 0; lane < 4; lane++)
234*4882a593Smuzhiyun 		train_set[lane] = v | p;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* convert bits per color to bits per pixel */
238*4882a593Smuzhiyun /* get bpc from the EDID */
amdgpu_atombios_dp_convert_bpc_to_bpp(int bpc)239*4882a593Smuzhiyun static unsigned amdgpu_atombios_dp_convert_bpc_to_bpp(int bpc)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	if (bpc == 0)
242*4882a593Smuzhiyun 		return 24;
243*4882a593Smuzhiyun 	else
244*4882a593Smuzhiyun 		return bpc * 3;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /***** amdgpu specific DP functions *****/
248*4882a593Smuzhiyun 
amdgpu_atombios_dp_get_dp_link_config(struct drm_connector * connector,const u8 dpcd[DP_DPCD_SIZE],unsigned pix_clock,unsigned * dp_lanes,unsigned * dp_rate)249*4882a593Smuzhiyun static int amdgpu_atombios_dp_get_dp_link_config(struct drm_connector *connector,
250*4882a593Smuzhiyun 						 const u8 dpcd[DP_DPCD_SIZE],
251*4882a593Smuzhiyun 						 unsigned pix_clock,
252*4882a593Smuzhiyun 						 unsigned *dp_lanes, unsigned *dp_rate)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	unsigned bpp =
255*4882a593Smuzhiyun 		amdgpu_atombios_dp_convert_bpc_to_bpp(amdgpu_connector_get_monitor_bpc(connector));
256*4882a593Smuzhiyun 	static const unsigned link_rates[3] = { 162000, 270000, 540000 };
257*4882a593Smuzhiyun 	unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
258*4882a593Smuzhiyun 	unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
259*4882a593Smuzhiyun 	unsigned lane_num, i, max_pix_clock;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) ==
262*4882a593Smuzhiyun 	    ENCODER_OBJECT_ID_NUTMEG) {
263*4882a593Smuzhiyun 		for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
264*4882a593Smuzhiyun 			max_pix_clock = (lane_num * 270000 * 8) / bpp;
265*4882a593Smuzhiyun 			if (max_pix_clock >= pix_clock) {
266*4882a593Smuzhiyun 				*dp_lanes = lane_num;
267*4882a593Smuzhiyun 				*dp_rate = 270000;
268*4882a593Smuzhiyun 				return 0;
269*4882a593Smuzhiyun 			}
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 	} else {
272*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
273*4882a593Smuzhiyun 			for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
274*4882a593Smuzhiyun 				max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
275*4882a593Smuzhiyun 				if (max_pix_clock >= pix_clock) {
276*4882a593Smuzhiyun 					*dp_lanes = lane_num;
277*4882a593Smuzhiyun 					*dp_rate = link_rates[i];
278*4882a593Smuzhiyun 					return 0;
279*4882a593Smuzhiyun 				}
280*4882a593Smuzhiyun 			}
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return -EINVAL;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
amdgpu_atombios_dp_encoder_service(struct amdgpu_device * adev,int action,int dp_clock,u8 ucconfig,u8 lane_num)287*4882a593Smuzhiyun static u8 amdgpu_atombios_dp_encoder_service(struct amdgpu_device *adev,
288*4882a593Smuzhiyun 				      int action, int dp_clock,
289*4882a593Smuzhiyun 				      u8 ucconfig, u8 lane_num)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	DP_ENCODER_SERVICE_PARAMETERS args;
292*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
295*4882a593Smuzhiyun 	args.ucLinkClock = dp_clock / 10;
296*4882a593Smuzhiyun 	args.ucConfig = ucconfig;
297*4882a593Smuzhiyun 	args.ucAction = action;
298*4882a593Smuzhiyun 	args.ucLaneNum = lane_num;
299*4882a593Smuzhiyun 	args.ucStatus = 0;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
302*4882a593Smuzhiyun 	return args.ucStatus;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
amdgpu_atombios_dp_get_sinktype(struct amdgpu_connector * amdgpu_connector)305*4882a593Smuzhiyun u8 amdgpu_atombios_dp_get_sinktype(struct amdgpu_connector *amdgpu_connector)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct drm_device *dev = amdgpu_connector->base.dev;
308*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return amdgpu_atombios_dp_encoder_service(adev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
311*4882a593Smuzhiyun 					   amdgpu_connector->ddc_bus->rec.i2c_id, 0);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
amdgpu_atombios_dp_probe_oui(struct amdgpu_connector * amdgpu_connector)314*4882a593Smuzhiyun static void amdgpu_atombios_dp_probe_oui(struct amdgpu_connector *amdgpu_connector)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
317*4882a593Smuzhiyun 	u8 buf[3];
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
320*4882a593Smuzhiyun 		return;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
323*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
324*4882a593Smuzhiyun 			      buf[0], buf[1], buf[2]);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
327*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
328*4882a593Smuzhiyun 			      buf[0], buf[1], buf[2]);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
amdgpu_atombios_dp_ds_ports(struct amdgpu_connector * amdgpu_connector)331*4882a593Smuzhiyun static void amdgpu_atombios_dp_ds_ports(struct amdgpu_connector *amdgpu_connector)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (dig_connector->dpcd[DP_DPCD_REV] > 0x10) {
337*4882a593Smuzhiyun 		ret = drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux,
338*4882a593Smuzhiyun 				       DP_DOWNSTREAM_PORT_0,
339*4882a593Smuzhiyun 				       dig_connector->downstream_ports,
340*4882a593Smuzhiyun 				       DP_MAX_DOWNSTREAM_PORTS);
341*4882a593Smuzhiyun 		if (ret)
342*4882a593Smuzhiyun 			memset(dig_connector->downstream_ports, 0,
343*4882a593Smuzhiyun 			       DP_MAX_DOWNSTREAM_PORTS);
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
amdgpu_atombios_dp_get_dpcd(struct amdgpu_connector * amdgpu_connector)347*4882a593Smuzhiyun int amdgpu_atombios_dp_get_dpcd(struct amdgpu_connector *amdgpu_connector)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
350*4882a593Smuzhiyun 	u8 msg[DP_DPCD_SIZE];
351*4882a593Smuzhiyun 	int ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	ret = drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_DPCD_REV,
354*4882a593Smuzhiyun 			       msg, DP_DPCD_SIZE);
355*4882a593Smuzhiyun 	if (ret == DP_DPCD_SIZE) {
356*4882a593Smuzhiyun 		memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
359*4882a593Smuzhiyun 			      dig_connector->dpcd);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		amdgpu_atombios_dp_probe_oui(amdgpu_connector);
362*4882a593Smuzhiyun 		amdgpu_atombios_dp_ds_ports(amdgpu_connector);
363*4882a593Smuzhiyun 		return 0;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	dig_connector->dpcd[0] = 0;
367*4882a593Smuzhiyun 	return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
amdgpu_atombios_dp_get_panel_mode(struct drm_encoder * encoder,struct drm_connector * connector)370*4882a593Smuzhiyun int amdgpu_atombios_dp_get_panel_mode(struct drm_encoder *encoder,
371*4882a593Smuzhiyun 			       struct drm_connector *connector)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
374*4882a593Smuzhiyun 	int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
375*4882a593Smuzhiyun 	u16 dp_bridge = amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector);
376*4882a593Smuzhiyun 	u8 tmp;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (!amdgpu_connector->con_priv)
379*4882a593Smuzhiyun 		return panel_mode;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
382*4882a593Smuzhiyun 		/* DP bridge chips */
383*4882a593Smuzhiyun 		if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
384*4882a593Smuzhiyun 				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
385*4882a593Smuzhiyun 			if (tmp & 1)
386*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
387*4882a593Smuzhiyun 			else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
388*4882a593Smuzhiyun 				 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
389*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
390*4882a593Smuzhiyun 			else
391*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 	} else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
394*4882a593Smuzhiyun 		/* eDP */
395*4882a593Smuzhiyun 		if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
396*4882a593Smuzhiyun 				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
397*4882a593Smuzhiyun 			if (tmp & 1)
398*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return panel_mode;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
amdgpu_atombios_dp_set_link_config(struct drm_connector * connector,const struct drm_display_mode * mode)405*4882a593Smuzhiyun void amdgpu_atombios_dp_set_link_config(struct drm_connector *connector,
406*4882a593Smuzhiyun 				 const struct drm_display_mode *mode)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
409*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector;
410*4882a593Smuzhiyun 	int ret;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (!amdgpu_connector->con_priv)
413*4882a593Smuzhiyun 		return;
414*4882a593Smuzhiyun 	dig_connector = amdgpu_connector->con_priv;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
417*4882a593Smuzhiyun 	    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
418*4882a593Smuzhiyun 		ret = amdgpu_atombios_dp_get_dp_link_config(connector, dig_connector->dpcd,
419*4882a593Smuzhiyun 							    mode->clock,
420*4882a593Smuzhiyun 							    &dig_connector->dp_lane_count,
421*4882a593Smuzhiyun 							    &dig_connector->dp_clock);
422*4882a593Smuzhiyun 		if (ret) {
423*4882a593Smuzhiyun 			dig_connector->dp_clock = 0;
424*4882a593Smuzhiyun 			dig_connector->dp_lane_count = 0;
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
amdgpu_atombios_dp_mode_valid_helper(struct drm_connector * connector,struct drm_display_mode * mode)429*4882a593Smuzhiyun int amdgpu_atombios_dp_mode_valid_helper(struct drm_connector *connector,
430*4882a593Smuzhiyun 				  struct drm_display_mode *mode)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
433*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector;
434*4882a593Smuzhiyun 	unsigned dp_lanes, dp_clock;
435*4882a593Smuzhiyun 	int ret;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (!amdgpu_connector->con_priv)
438*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
439*4882a593Smuzhiyun 	dig_connector = amdgpu_connector->con_priv;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	ret = amdgpu_atombios_dp_get_dp_link_config(connector, dig_connector->dpcd,
442*4882a593Smuzhiyun 						    mode->clock, &dp_lanes, &dp_clock);
443*4882a593Smuzhiyun 	if (ret)
444*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if ((dp_clock == 540000) &&
447*4882a593Smuzhiyun 	    (!amdgpu_connector_is_dp12_capable(connector)))
448*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return MODE_OK;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
amdgpu_atombios_dp_needs_link_train(struct amdgpu_connector * amdgpu_connector)453*4882a593Smuzhiyun bool amdgpu_atombios_dp_needs_link_train(struct amdgpu_connector *amdgpu_connector)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
456*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (drm_dp_dpcd_read_link_status(&amdgpu_connector->ddc_bus->aux, link_status)
459*4882a593Smuzhiyun 	    <= 0)
460*4882a593Smuzhiyun 		return false;
461*4882a593Smuzhiyun 	if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
462*4882a593Smuzhiyun 		return false;
463*4882a593Smuzhiyun 	return true;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
amdgpu_atombios_dp_set_rx_power_state(struct drm_connector * connector,u8 power_state)466*4882a593Smuzhiyun void amdgpu_atombios_dp_set_rx_power_state(struct drm_connector *connector,
467*4882a593Smuzhiyun 				    u8 power_state)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
470*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (!amdgpu_connector->con_priv)
473*4882a593Smuzhiyun 		return;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	dig_connector = amdgpu_connector->con_priv;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/* power up/down the sink */
478*4882a593Smuzhiyun 	if (dig_connector->dpcd[0] >= 0x11) {
479*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&amdgpu_connector->ddc_bus->aux,
480*4882a593Smuzhiyun 				   DP_SET_POWER, power_state);
481*4882a593Smuzhiyun 		usleep_range(1000, 2000);
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun struct amdgpu_atombios_dp_link_train_info {
486*4882a593Smuzhiyun 	struct amdgpu_device *adev;
487*4882a593Smuzhiyun 	struct drm_encoder *encoder;
488*4882a593Smuzhiyun 	struct drm_connector *connector;
489*4882a593Smuzhiyun 	int dp_clock;
490*4882a593Smuzhiyun 	int dp_lane_count;
491*4882a593Smuzhiyun 	bool tp3_supported;
492*4882a593Smuzhiyun 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
493*4882a593Smuzhiyun 	u8 train_set[4];
494*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
495*4882a593Smuzhiyun 	u8 tries;
496*4882a593Smuzhiyun 	struct drm_dp_aux *aux;
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static void
amdgpu_atombios_dp_update_vs_emph(struct amdgpu_atombios_dp_link_train_info * dp_info)500*4882a593Smuzhiyun amdgpu_atombios_dp_update_vs_emph(struct amdgpu_atombios_dp_link_train_info *dp_info)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	/* set the initial vs/emph on the source */
503*4882a593Smuzhiyun 	amdgpu_atombios_encoder_setup_dig_transmitter(dp_info->encoder,
504*4882a593Smuzhiyun 					       ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
505*4882a593Smuzhiyun 					       0, dp_info->train_set[0]); /* sets all lanes at once */
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* set the vs/emph on the sink */
508*4882a593Smuzhiyun 	drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
509*4882a593Smuzhiyun 			  dp_info->train_set, dp_info->dp_lane_count);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static void
amdgpu_atombios_dp_set_tp(struct amdgpu_atombios_dp_link_train_info * dp_info,int tp)513*4882a593Smuzhiyun amdgpu_atombios_dp_set_tp(struct amdgpu_atombios_dp_link_train_info *dp_info, int tp)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	int rtp = 0;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* set training pattern on the source */
518*4882a593Smuzhiyun 	switch (tp) {
519*4882a593Smuzhiyun 	case DP_TRAINING_PATTERN_1:
520*4882a593Smuzhiyun 		rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	case DP_TRAINING_PATTERN_2:
523*4882a593Smuzhiyun 		rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	case DP_TRAINING_PATTERN_3:
526*4882a593Smuzhiyun 		rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
527*4882a593Smuzhiyun 			break;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 	amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder, rtp, 0);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* enable training pattern on the sink */
532*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static int
amdgpu_atombios_dp_link_train_init(struct amdgpu_atombios_dp_link_train_info * dp_info)536*4882a593Smuzhiyun amdgpu_atombios_dp_link_train_init(struct amdgpu_atombios_dp_link_train_info *dp_info)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(dp_info->encoder);
539*4882a593Smuzhiyun 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
540*4882a593Smuzhiyun 	u8 tmp;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* power up the sink */
543*4882a593Smuzhiyun 	amdgpu_atombios_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* possibly enable downspread on the sink */
546*4882a593Smuzhiyun 	if (dp_info->dpcd[3] & 0x1)
547*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux,
548*4882a593Smuzhiyun 				   DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
549*4882a593Smuzhiyun 	else
550*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux,
551*4882a593Smuzhiyun 				   DP_DOWNSPREAD_CTRL, 0);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
554*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* set the lane count on the sink */
557*4882a593Smuzhiyun 	tmp = dp_info->dp_lane_count;
558*4882a593Smuzhiyun 	if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
559*4882a593Smuzhiyun 		tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
560*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* set the link rate on the sink */
563*4882a593Smuzhiyun 	tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
564*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* start training on the source */
567*4882a593Smuzhiyun 	amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
568*4882a593Smuzhiyun 					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* disable the training pattern on the sink */
571*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux,
572*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_SET,
573*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_DISABLE);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static int
amdgpu_atombios_dp_link_train_finish(struct amdgpu_atombios_dp_link_train_info * dp_info)579*4882a593Smuzhiyun amdgpu_atombios_dp_link_train_finish(struct amdgpu_atombios_dp_link_train_info *dp_info)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	udelay(400);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* disable the training pattern on the sink */
584*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux,
585*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_SET,
586*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_DISABLE);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* disable the training pattern on the source */
589*4882a593Smuzhiyun 	amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
590*4882a593Smuzhiyun 					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static int
amdgpu_atombios_dp_link_train_cr(struct amdgpu_atombios_dp_link_train_info * dp_info)596*4882a593Smuzhiyun amdgpu_atombios_dp_link_train_cr(struct amdgpu_atombios_dp_link_train_info *dp_info)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	bool clock_recovery;
599*4882a593Smuzhiyun 	u8 voltage;
600*4882a593Smuzhiyun 	int i;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
603*4882a593Smuzhiyun 	memset(dp_info->train_set, 0, 4);
604*4882a593Smuzhiyun 	amdgpu_atombios_dp_update_vs_emph(dp_info);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	udelay(400);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* clock recovery loop */
609*4882a593Smuzhiyun 	clock_recovery = false;
610*4882a593Smuzhiyun 	dp_info->tries = 0;
611*4882a593Smuzhiyun 	voltage = 0xff;
612*4882a593Smuzhiyun 	while (1) {
613*4882a593Smuzhiyun 		drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if (drm_dp_dpcd_read_link_status(dp_info->aux,
616*4882a593Smuzhiyun 						 dp_info->link_status) <= 0) {
617*4882a593Smuzhiyun 			DRM_ERROR("displayport link status failed\n");
618*4882a593Smuzhiyun 			break;
619*4882a593Smuzhiyun 		}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
622*4882a593Smuzhiyun 			clock_recovery = true;
623*4882a593Smuzhiyun 			break;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		for (i = 0; i < dp_info->dp_lane_count; i++) {
627*4882a593Smuzhiyun 			if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
628*4882a593Smuzhiyun 				break;
629*4882a593Smuzhiyun 		}
630*4882a593Smuzhiyun 		if (i == dp_info->dp_lane_count) {
631*4882a593Smuzhiyun 			DRM_ERROR("clock recovery reached max voltage\n");
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
636*4882a593Smuzhiyun 			++dp_info->tries;
637*4882a593Smuzhiyun 			if (dp_info->tries == 5) {
638*4882a593Smuzhiyun 				DRM_ERROR("clock recovery tried 5 times\n");
639*4882a593Smuzhiyun 				break;
640*4882a593Smuzhiyun 			}
641*4882a593Smuzhiyun 		} else
642*4882a593Smuzhiyun 			dp_info->tries = 0;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		/* Compute new train_set as requested by sink */
647*4882a593Smuzhiyun 		amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
648*4882a593Smuzhiyun 					     dp_info->train_set);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		amdgpu_atombios_dp_update_vs_emph(dp_info);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 	if (!clock_recovery) {
653*4882a593Smuzhiyun 		DRM_ERROR("clock recovery failed\n");
654*4882a593Smuzhiyun 		return -1;
655*4882a593Smuzhiyun 	} else {
656*4882a593Smuzhiyun 		DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
657*4882a593Smuzhiyun 			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
658*4882a593Smuzhiyun 			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
659*4882a593Smuzhiyun 			  DP_TRAIN_PRE_EMPHASIS_SHIFT);
660*4882a593Smuzhiyun 		return 0;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun static int
amdgpu_atombios_dp_link_train_ce(struct amdgpu_atombios_dp_link_train_info * dp_info)665*4882a593Smuzhiyun amdgpu_atombios_dp_link_train_ce(struct amdgpu_atombios_dp_link_train_info *dp_info)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	bool channel_eq;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (dp_info->tp3_supported)
670*4882a593Smuzhiyun 		amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
671*4882a593Smuzhiyun 	else
672*4882a593Smuzhiyun 		amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* channel equalization loop */
675*4882a593Smuzhiyun 	dp_info->tries = 0;
676*4882a593Smuzhiyun 	channel_eq = false;
677*4882a593Smuzhiyun 	while (1) {
678*4882a593Smuzhiyun 		drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		if (drm_dp_dpcd_read_link_status(dp_info->aux,
681*4882a593Smuzhiyun 						 dp_info->link_status) <= 0) {
682*4882a593Smuzhiyun 			DRM_ERROR("displayport link status failed\n");
683*4882a593Smuzhiyun 			break;
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
687*4882a593Smuzhiyun 			channel_eq = true;
688*4882a593Smuzhiyun 			break;
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		/* Try 5 times */
692*4882a593Smuzhiyun 		if (dp_info->tries > 5) {
693*4882a593Smuzhiyun 			DRM_ERROR("channel eq failed: 5 tries\n");
694*4882a593Smuzhiyun 			break;
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		/* Compute new train_set as requested by sink */
698*4882a593Smuzhiyun 		amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
699*4882a593Smuzhiyun 					     dp_info->train_set);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		amdgpu_atombios_dp_update_vs_emph(dp_info);
702*4882a593Smuzhiyun 		dp_info->tries++;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (!channel_eq) {
706*4882a593Smuzhiyun 		DRM_ERROR("channel eq failed\n");
707*4882a593Smuzhiyun 		return -1;
708*4882a593Smuzhiyun 	} else {
709*4882a593Smuzhiyun 		DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
710*4882a593Smuzhiyun 			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
711*4882a593Smuzhiyun 			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
712*4882a593Smuzhiyun 			  >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
713*4882a593Smuzhiyun 		return 0;
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
amdgpu_atombios_dp_link_train(struct drm_encoder * encoder,struct drm_connector * connector)717*4882a593Smuzhiyun void amdgpu_atombios_dp_link_train(struct drm_encoder *encoder,
718*4882a593Smuzhiyun 			    struct drm_connector *connector)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
721*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
722*4882a593Smuzhiyun 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
723*4882a593Smuzhiyun 	struct amdgpu_connector *amdgpu_connector;
724*4882a593Smuzhiyun 	struct amdgpu_connector_atom_dig *dig_connector;
725*4882a593Smuzhiyun 	struct amdgpu_atombios_dp_link_train_info dp_info;
726*4882a593Smuzhiyun 	u8 tmp;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (!amdgpu_encoder->enc_priv)
729*4882a593Smuzhiyun 		return;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	amdgpu_connector = to_amdgpu_connector(connector);
732*4882a593Smuzhiyun 	if (!amdgpu_connector->con_priv)
733*4882a593Smuzhiyun 		return;
734*4882a593Smuzhiyun 	dig_connector = amdgpu_connector->con_priv;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
737*4882a593Smuzhiyun 	    (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
738*4882a593Smuzhiyun 		return;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
741*4882a593Smuzhiyun 	    == 1) {
742*4882a593Smuzhiyun 		if (tmp & DP_TPS3_SUPPORTED)
743*4882a593Smuzhiyun 			dp_info.tp3_supported = true;
744*4882a593Smuzhiyun 		else
745*4882a593Smuzhiyun 			dp_info.tp3_supported = false;
746*4882a593Smuzhiyun 	} else {
747*4882a593Smuzhiyun 		dp_info.tp3_supported = false;
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
751*4882a593Smuzhiyun 	dp_info.adev = adev;
752*4882a593Smuzhiyun 	dp_info.encoder = encoder;
753*4882a593Smuzhiyun 	dp_info.connector = connector;
754*4882a593Smuzhiyun 	dp_info.dp_lane_count = dig_connector->dp_lane_count;
755*4882a593Smuzhiyun 	dp_info.dp_clock = dig_connector->dp_clock;
756*4882a593Smuzhiyun 	dp_info.aux = &amdgpu_connector->ddc_bus->aux;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (amdgpu_atombios_dp_link_train_init(&dp_info))
759*4882a593Smuzhiyun 		goto done;
760*4882a593Smuzhiyun 	if (amdgpu_atombios_dp_link_train_cr(&dp_info))
761*4882a593Smuzhiyun 		goto done;
762*4882a593Smuzhiyun 	if (amdgpu_atombios_dp_link_train_ce(&dp_info))
763*4882a593Smuzhiyun 		goto done;
764*4882a593Smuzhiyun done:
765*4882a593Smuzhiyun 	if (amdgpu_atombios_dp_link_train_finish(&dp_info))
766*4882a593Smuzhiyun 		return;
767*4882a593Smuzhiyun }
768