xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/atombios_crtc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors: Dave Airlie
24*4882a593Smuzhiyun  *          Alex Deucher
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
28*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
29*4882a593Smuzhiyun #include <drm/drm_fixed.h>
30*4882a593Smuzhiyun #include "amdgpu.h"
31*4882a593Smuzhiyun #include "atom.h"
32*4882a593Smuzhiyun #include "atom-bits.h"
33*4882a593Smuzhiyun #include "atombios_encoders.h"
34*4882a593Smuzhiyun #include "atombios_crtc.h"
35*4882a593Smuzhiyun #include "amdgpu_atombios.h"
36*4882a593Smuzhiyun #include "amdgpu_pll.h"
37*4882a593Smuzhiyun #include "amdgpu_connectors.h"
38*4882a593Smuzhiyun 
amdgpu_atombios_crtc_overscan_setup(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)39*4882a593Smuzhiyun void amdgpu_atombios_crtc_overscan_setup(struct drm_crtc *crtc,
40*4882a593Smuzhiyun 				  struct drm_display_mode *mode,
41*4882a593Smuzhiyun 				  struct drm_display_mode *adjusted_mode)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
44*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
45*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
46*4882a593Smuzhiyun 	SET_CRTC_OVERSCAN_PS_ALLOCATION args;
47*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
48*4882a593Smuzhiyun 	int a1, a2;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	args.ucCRTC = amdgpu_crtc->crtc_id;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	switch (amdgpu_crtc->rmx_type) {
55*4882a593Smuzhiyun 	case RMX_CENTER:
56*4882a593Smuzhiyun 		args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
57*4882a593Smuzhiyun 		args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
58*4882a593Smuzhiyun 		args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
59*4882a593Smuzhiyun 		args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
60*4882a593Smuzhiyun 		break;
61*4882a593Smuzhiyun 	case RMX_ASPECT:
62*4882a593Smuzhiyun 		a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
63*4882a593Smuzhiyun 		a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 		if (a1 > a2) {
66*4882a593Smuzhiyun 			args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
67*4882a593Smuzhiyun 			args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
68*4882a593Smuzhiyun 		} else if (a2 > a1) {
69*4882a593Smuzhiyun 			args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
70*4882a593Smuzhiyun 			args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
71*4882a593Smuzhiyun 		}
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	case RMX_FULL:
74*4882a593Smuzhiyun 	default:
75*4882a593Smuzhiyun 		args.usOverscanRight = cpu_to_le16(amdgpu_crtc->h_border);
76*4882a593Smuzhiyun 		args.usOverscanLeft = cpu_to_le16(amdgpu_crtc->h_border);
77*4882a593Smuzhiyun 		args.usOverscanBottom = cpu_to_le16(amdgpu_crtc->v_border);
78*4882a593Smuzhiyun 		args.usOverscanTop = cpu_to_le16(amdgpu_crtc->v_border);
79*4882a593Smuzhiyun 		break;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
amdgpu_atombios_crtc_scaler_setup(struct drm_crtc * crtc)84*4882a593Smuzhiyun void amdgpu_atombios_crtc_scaler_setup(struct drm_crtc *crtc)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
87*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
88*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
89*4882a593Smuzhiyun 	ENABLE_SCALER_PS_ALLOCATION args;
90*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	args.ucScaler = amdgpu_crtc->crtc_id;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	switch (amdgpu_crtc->rmx_type) {
97*4882a593Smuzhiyun 	case RMX_FULL:
98*4882a593Smuzhiyun 		args.ucEnable = ATOM_SCALER_EXPANSION;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case RMX_CENTER:
101*4882a593Smuzhiyun 		args.ucEnable = ATOM_SCALER_CENTER;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case RMX_ASPECT:
104*4882a593Smuzhiyun 		args.ucEnable = ATOM_SCALER_EXPANSION;
105*4882a593Smuzhiyun 		break;
106*4882a593Smuzhiyun 	default:
107*4882a593Smuzhiyun 		args.ucEnable = ATOM_SCALER_DISABLE;
108*4882a593Smuzhiyun 		break;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
amdgpu_atombios_crtc_lock(struct drm_crtc * crtc,int lock)113*4882a593Smuzhiyun void amdgpu_atombios_crtc_lock(struct drm_crtc *crtc, int lock)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
116*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
117*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
118*4882a593Smuzhiyun 	int index =
119*4882a593Smuzhiyun 	    GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
120*4882a593Smuzhiyun 	ENABLE_CRTC_PS_ALLOCATION args;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	args.ucCRTC = amdgpu_crtc->crtc_id;
125*4882a593Smuzhiyun 	args.ucEnable = lock;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
amdgpu_atombios_crtc_enable(struct drm_crtc * crtc,int state)130*4882a593Smuzhiyun void amdgpu_atombios_crtc_enable(struct drm_crtc *crtc, int state)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
133*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
134*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
135*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
136*4882a593Smuzhiyun 	ENABLE_CRTC_PS_ALLOCATION args;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	args.ucCRTC = amdgpu_crtc->crtc_id;
141*4882a593Smuzhiyun 	args.ucEnable = state;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
amdgpu_atombios_crtc_blank(struct drm_crtc * crtc,int state)146*4882a593Smuzhiyun void amdgpu_atombios_crtc_blank(struct drm_crtc *crtc, int state)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
149*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
150*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
151*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
152*4882a593Smuzhiyun 	BLANK_CRTC_PS_ALLOCATION args;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	args.ucCRTC = amdgpu_crtc->crtc_id;
157*4882a593Smuzhiyun 	args.ucBlanking = state;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
amdgpu_atombios_crtc_powergate(struct drm_crtc * crtc,int state)162*4882a593Smuzhiyun void amdgpu_atombios_crtc_powergate(struct drm_crtc *crtc, int state)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
165*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
166*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
167*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
168*4882a593Smuzhiyun 	ENABLE_DISP_POWER_GATING_PS_ALLOCATION args;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	args.ucDispPipeId = amdgpu_crtc->crtc_id;
173*4882a593Smuzhiyun 	args.ucEnable = state;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
amdgpu_atombios_crtc_powergate_init(struct amdgpu_device * adev)178*4882a593Smuzhiyun void amdgpu_atombios_crtc_powergate_init(struct amdgpu_device *adev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
181*4882a593Smuzhiyun 	ENABLE_DISP_POWER_GATING_PS_ALLOCATION args;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	args.ucEnable = ATOM_INIT;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
amdgpu_atombios_crtc_set_dtd_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)190*4882a593Smuzhiyun void amdgpu_atombios_crtc_set_dtd_timing(struct drm_crtc *crtc,
191*4882a593Smuzhiyun 				  struct drm_display_mode *mode)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
194*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
195*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
196*4882a593Smuzhiyun 	SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
197*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
198*4882a593Smuzhiyun 	u16 misc = 0;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
201*4882a593Smuzhiyun 	args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (amdgpu_crtc->h_border * 2));
202*4882a593Smuzhiyun 	args.usH_Blanking_Time =
203*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (amdgpu_crtc->h_border * 2));
204*4882a593Smuzhiyun 	args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (amdgpu_crtc->v_border * 2));
205*4882a593Smuzhiyun 	args.usV_Blanking_Time =
206*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (amdgpu_crtc->v_border * 2));
207*4882a593Smuzhiyun 	args.usH_SyncOffset =
208*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + amdgpu_crtc->h_border);
209*4882a593Smuzhiyun 	args.usH_SyncWidth =
210*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
211*4882a593Smuzhiyun 	args.usV_SyncOffset =
212*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + amdgpu_crtc->v_border);
213*4882a593Smuzhiyun 	args.usV_SyncWidth =
214*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
215*4882a593Smuzhiyun 	args.ucH_Border = amdgpu_crtc->h_border;
216*4882a593Smuzhiyun 	args.ucV_Border = amdgpu_crtc->v_border;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
219*4882a593Smuzhiyun 		misc |= ATOM_VSYNC_POLARITY;
220*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
221*4882a593Smuzhiyun 		misc |= ATOM_HSYNC_POLARITY;
222*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
223*4882a593Smuzhiyun 		misc |= ATOM_COMPOSITESYNC;
224*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
225*4882a593Smuzhiyun 		misc |= ATOM_INTERLACE;
226*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
227*4882a593Smuzhiyun 		misc |= ATOM_DOUBLE_CLOCK_MODE;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
230*4882a593Smuzhiyun 	args.ucCRTC = amdgpu_crtc->crtc_id;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun union atom_enable_ss {
236*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
237*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
238*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
amdgpu_atombios_crtc_program_ss(struct amdgpu_device * adev,int enable,int pll_id,int crtc_id,struct amdgpu_atom_ss * ss)241*4882a593Smuzhiyun static void amdgpu_atombios_crtc_program_ss(struct amdgpu_device *adev,
242*4882a593Smuzhiyun 				     int enable,
243*4882a593Smuzhiyun 				     int pll_id,
244*4882a593Smuzhiyun 				     int crtc_id,
245*4882a593Smuzhiyun 				     struct amdgpu_atom_ss *ss)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	unsigned i;
248*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
249*4882a593Smuzhiyun 	union atom_enable_ss args;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (enable) {
252*4882a593Smuzhiyun 		/* Don't mess with SS if percentage is 0 or external ss.
253*4882a593Smuzhiyun 		 * SS is already disabled previously, and disabling it
254*4882a593Smuzhiyun 		 * again can cause display problems if the pll is already
255*4882a593Smuzhiyun 		 * programmed.
256*4882a593Smuzhiyun 		 */
257*4882a593Smuzhiyun 		if (ss->percentage == 0)
258*4882a593Smuzhiyun 			return;
259*4882a593Smuzhiyun 		if (ss->type & ATOM_EXTERNAL_SS_MASK)
260*4882a593Smuzhiyun 			return;
261*4882a593Smuzhiyun 	} else {
262*4882a593Smuzhiyun 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
263*4882a593Smuzhiyun 			if (adev->mode_info.crtcs[i] &&
264*4882a593Smuzhiyun 			    adev->mode_info.crtcs[i]->enabled &&
265*4882a593Smuzhiyun 			    i != crtc_id &&
266*4882a593Smuzhiyun 			    pll_id == adev->mode_info.crtcs[i]->pll_id) {
267*4882a593Smuzhiyun 				/* one other crtc is using this pll don't turn
268*4882a593Smuzhiyun 				 * off spread spectrum as it might turn off
269*4882a593Smuzhiyun 				 * display on active crtc
270*4882a593Smuzhiyun 				 */
271*4882a593Smuzhiyun 				return;
272*4882a593Smuzhiyun 			}
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
279*4882a593Smuzhiyun 	args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
280*4882a593Smuzhiyun 	switch (pll_id) {
281*4882a593Smuzhiyun 	case ATOM_PPLL1:
282*4882a593Smuzhiyun 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	case ATOM_PPLL2:
285*4882a593Smuzhiyun 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case ATOM_DCPLL:
288*4882a593Smuzhiyun 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	case ATOM_PPLL_INVALID:
291*4882a593Smuzhiyun 		return;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
294*4882a593Smuzhiyun 	args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
295*4882a593Smuzhiyun 	args.v3.ucEnable = enable;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun union adjust_pixel_clock {
301*4882a593Smuzhiyun 	ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
302*4882a593Smuzhiyun 	ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
amdgpu_atombios_crtc_adjust_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)305*4882a593Smuzhiyun static u32 amdgpu_atombios_crtc_adjust_pll(struct drm_crtc *crtc,
306*4882a593Smuzhiyun 				    struct drm_display_mode *mode)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
309*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
310*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
311*4882a593Smuzhiyun 	struct drm_encoder *encoder = amdgpu_crtc->encoder;
312*4882a593Smuzhiyun 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
313*4882a593Smuzhiyun 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
314*4882a593Smuzhiyun 	u32 adjusted_clock = mode->clock;
315*4882a593Smuzhiyun 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(encoder);
316*4882a593Smuzhiyun 	u32 dp_clock = mode->clock;
317*4882a593Smuzhiyun 	u32 clock = mode->clock;
318*4882a593Smuzhiyun 	int bpc = amdgpu_crtc->bpc;
319*4882a593Smuzhiyun 	bool is_duallink = amdgpu_dig_monitor_is_duallink(encoder, mode->clock);
320*4882a593Smuzhiyun 	union adjust_pixel_clock args;
321*4882a593Smuzhiyun 	u8 frev, crev;
322*4882a593Smuzhiyun 	int index;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	amdgpu_crtc->pll_flags = AMDGPU_PLL_USE_FRAC_FB_DIV;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if ((amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
327*4882a593Smuzhiyun 	    (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
328*4882a593Smuzhiyun 		if (connector) {
329*4882a593Smuzhiyun 			struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
330*4882a593Smuzhiyun 			struct amdgpu_connector_atom_dig *dig_connector =
331*4882a593Smuzhiyun 				amdgpu_connector->con_priv;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 			dp_clock = dig_connector->dp_clock;
334*4882a593Smuzhiyun 		}
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* use recommended ref_div for ss */
338*4882a593Smuzhiyun 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
339*4882a593Smuzhiyun 		if (amdgpu_crtc->ss_enabled) {
340*4882a593Smuzhiyun 			if (amdgpu_crtc->ss.refdiv) {
341*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_REF_DIV;
342*4882a593Smuzhiyun 				amdgpu_crtc->pll_reference_div = amdgpu_crtc->ss.refdiv;
343*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
344*4882a593Smuzhiyun 			}
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
349*4882a593Smuzhiyun 	if (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
350*4882a593Smuzhiyun 		adjusted_clock = mode->clock * 2;
351*4882a593Smuzhiyun 	if (amdgpu_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
352*4882a593Smuzhiyun 		amdgpu_crtc->pll_flags |= AMDGPU_PLL_PREFER_CLOSEST_LOWER;
353*4882a593Smuzhiyun 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
354*4882a593Smuzhiyun 		amdgpu_crtc->pll_flags |= AMDGPU_PLL_IS_LCD;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* adjust pll for deep color modes */
358*4882a593Smuzhiyun 	if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
359*4882a593Smuzhiyun 		switch (bpc) {
360*4882a593Smuzhiyun 		case 8:
361*4882a593Smuzhiyun 		default:
362*4882a593Smuzhiyun 			break;
363*4882a593Smuzhiyun 		case 10:
364*4882a593Smuzhiyun 			clock = (clock * 5) / 4;
365*4882a593Smuzhiyun 			break;
366*4882a593Smuzhiyun 		case 12:
367*4882a593Smuzhiyun 			clock = (clock * 3) / 2;
368*4882a593Smuzhiyun 			break;
369*4882a593Smuzhiyun 		case 16:
370*4882a593Smuzhiyun 			clock = clock * 2;
371*4882a593Smuzhiyun 			break;
372*4882a593Smuzhiyun 		}
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
376*4882a593Smuzhiyun 	 * accordingly based on the encoder/transmitter to work around
377*4882a593Smuzhiyun 	 * special hw requirements.
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
380*4882a593Smuzhiyun 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
381*4882a593Smuzhiyun 				   &crev))
382*4882a593Smuzhiyun 		return adjusted_clock;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	switch (frev) {
387*4882a593Smuzhiyun 	case 1:
388*4882a593Smuzhiyun 		switch (crev) {
389*4882a593Smuzhiyun 		case 1:
390*4882a593Smuzhiyun 		case 2:
391*4882a593Smuzhiyun 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
392*4882a593Smuzhiyun 			args.v1.ucTransmitterID = amdgpu_encoder->encoder_id;
393*4882a593Smuzhiyun 			args.v1.ucEncodeMode = encoder_mode;
394*4882a593Smuzhiyun 			if (amdgpu_crtc->ss_enabled && amdgpu_crtc->ss.percentage)
395*4882a593Smuzhiyun 				args.v1.ucConfig |=
396*4882a593Smuzhiyun 					ADJUST_DISPLAY_CONFIG_SS_ENABLE;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 			amdgpu_atom_execute_table(adev->mode_info.atom_context,
399*4882a593Smuzhiyun 					   index, (uint32_t *)&args);
400*4882a593Smuzhiyun 			adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
401*4882a593Smuzhiyun 			break;
402*4882a593Smuzhiyun 		case 3:
403*4882a593Smuzhiyun 			args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
404*4882a593Smuzhiyun 			args.v3.sInput.ucTransmitterID = amdgpu_encoder->encoder_id;
405*4882a593Smuzhiyun 			args.v3.sInput.ucEncodeMode = encoder_mode;
406*4882a593Smuzhiyun 			args.v3.sInput.ucDispPllConfig = 0;
407*4882a593Smuzhiyun 			if (amdgpu_crtc->ss_enabled && amdgpu_crtc->ss.percentage)
408*4882a593Smuzhiyun 				args.v3.sInput.ucDispPllConfig |=
409*4882a593Smuzhiyun 					DISPPLL_CONFIG_SS_ENABLE;
410*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(encoder_mode)) {
411*4882a593Smuzhiyun 				args.v3.sInput.ucDispPllConfig |=
412*4882a593Smuzhiyun 					DISPPLL_CONFIG_COHERENT_MODE;
413*4882a593Smuzhiyun 				/* 16200 or 27000 */
414*4882a593Smuzhiyun 				args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
415*4882a593Smuzhiyun 			} else if (amdgpu_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
416*4882a593Smuzhiyun 				struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
417*4882a593Smuzhiyun 				if (dig->coherent_mode)
418*4882a593Smuzhiyun 					args.v3.sInput.ucDispPllConfig |=
419*4882a593Smuzhiyun 						DISPPLL_CONFIG_COHERENT_MODE;
420*4882a593Smuzhiyun 				if (is_duallink)
421*4882a593Smuzhiyun 					args.v3.sInput.ucDispPllConfig |=
422*4882a593Smuzhiyun 						DISPPLL_CONFIG_DUAL_LINK;
423*4882a593Smuzhiyun 			}
424*4882a593Smuzhiyun 			if (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
425*4882a593Smuzhiyun 			    ENCODER_OBJECT_ID_NONE)
426*4882a593Smuzhiyun 				args.v3.sInput.ucExtTransmitterID =
427*4882a593Smuzhiyun 					amdgpu_encoder_get_dp_bridge_encoder_id(encoder);
428*4882a593Smuzhiyun 			else
429*4882a593Smuzhiyun 				args.v3.sInput.ucExtTransmitterID = 0;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 			amdgpu_atom_execute_table(adev->mode_info.atom_context,
432*4882a593Smuzhiyun 					   index, (uint32_t *)&args);
433*4882a593Smuzhiyun 			adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
434*4882a593Smuzhiyun 			if (args.v3.sOutput.ucRefDiv) {
435*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
436*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_REF_DIV;
437*4882a593Smuzhiyun 				amdgpu_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
438*4882a593Smuzhiyun 			}
439*4882a593Smuzhiyun 			if (args.v3.sOutput.ucPostDiv) {
440*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
441*4882a593Smuzhiyun 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_POST_DIV;
442*4882a593Smuzhiyun 				amdgpu_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
443*4882a593Smuzhiyun 			}
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 		default:
446*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
447*4882a593Smuzhiyun 			return adjusted_clock;
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	default:
451*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
452*4882a593Smuzhiyun 		return adjusted_clock;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return adjusted_clock;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun union set_pixel_clock {
459*4882a593Smuzhiyun 	SET_PIXEL_CLOCK_PS_ALLOCATION base;
460*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS v1;
461*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V2 v2;
462*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V3 v3;
463*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V5 v5;
464*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V6 v6;
465*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V7 v7;
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* on DCE5, make sure the voltage is high enough to support the
469*4882a593Smuzhiyun  * required disp clk.
470*4882a593Smuzhiyun  */
amdgpu_atombios_crtc_set_disp_eng_pll(struct amdgpu_device * adev,u32 dispclk)471*4882a593Smuzhiyun void amdgpu_atombios_crtc_set_disp_eng_pll(struct amdgpu_device *adev,
472*4882a593Smuzhiyun 					   u32 dispclk)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	u8 frev, crev;
475*4882a593Smuzhiyun 	int index;
476*4882a593Smuzhiyun 	union set_pixel_clock args;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
481*4882a593Smuzhiyun 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
482*4882a593Smuzhiyun 				   &crev))
483*4882a593Smuzhiyun 		return;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	switch (frev) {
486*4882a593Smuzhiyun 	case 1:
487*4882a593Smuzhiyun 		switch (crev) {
488*4882a593Smuzhiyun 		case 5:
489*4882a593Smuzhiyun 			/* if the default dcpll clock is specified,
490*4882a593Smuzhiyun 			 * SetPixelClock provides the dividers
491*4882a593Smuzhiyun 			 */
492*4882a593Smuzhiyun 			args.v5.ucCRTC = ATOM_CRTC_INVALID;
493*4882a593Smuzhiyun 			args.v5.usPixelClock = cpu_to_le16(dispclk);
494*4882a593Smuzhiyun 			args.v5.ucPpll = ATOM_DCPLL;
495*4882a593Smuzhiyun 			break;
496*4882a593Smuzhiyun 		case 6:
497*4882a593Smuzhiyun 			/* if the default dcpll clock is specified,
498*4882a593Smuzhiyun 			 * SetPixelClock provides the dividers
499*4882a593Smuzhiyun 			 */
500*4882a593Smuzhiyun 			args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
501*4882a593Smuzhiyun 			if (adev->asic_type == CHIP_TAHITI ||
502*4882a593Smuzhiyun 			    adev->asic_type == CHIP_PITCAIRN ||
503*4882a593Smuzhiyun 			    adev->asic_type == CHIP_VERDE ||
504*4882a593Smuzhiyun 			    adev->asic_type == CHIP_OLAND)
505*4882a593Smuzhiyun 				args.v6.ucPpll = ATOM_PPLL0;
506*4882a593Smuzhiyun 			else
507*4882a593Smuzhiyun 				args.v6.ucPpll = ATOM_EXT_PLL1;
508*4882a593Smuzhiyun 			break;
509*4882a593Smuzhiyun 		default:
510*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
511*4882a593Smuzhiyun 			return;
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	default:
515*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
516*4882a593Smuzhiyun 		return;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun union set_dce_clock {
522*4882a593Smuzhiyun 	SET_DCE_CLOCK_PS_ALLOCATION_V1_1 v1_1;
523*4882a593Smuzhiyun 	SET_DCE_CLOCK_PS_ALLOCATION_V2_1 v2_1;
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
amdgpu_atombios_crtc_set_dce_clock(struct amdgpu_device * adev,u32 freq,u8 clk_type,u8 clk_src)526*4882a593Smuzhiyun u32 amdgpu_atombios_crtc_set_dce_clock(struct amdgpu_device *adev,
527*4882a593Smuzhiyun 				       u32 freq, u8 clk_type, u8 clk_src)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	u8 frev, crev;
530*4882a593Smuzhiyun 	int index;
531*4882a593Smuzhiyun 	union set_dce_clock args;
532*4882a593Smuzhiyun 	u32 ret_freq = 0;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, SetDCEClock);
537*4882a593Smuzhiyun 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
538*4882a593Smuzhiyun 				   &crev))
539*4882a593Smuzhiyun 		return 0;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	switch (frev) {
542*4882a593Smuzhiyun 	case 2:
543*4882a593Smuzhiyun 		switch (crev) {
544*4882a593Smuzhiyun 		case 1:
545*4882a593Smuzhiyun 			args.v2_1.asParam.ulDCEClkFreq = cpu_to_le32(freq); /* 10kHz units */
546*4882a593Smuzhiyun 			args.v2_1.asParam.ucDCEClkType = clk_type;
547*4882a593Smuzhiyun 			args.v2_1.asParam.ucDCEClkSrc = clk_src;
548*4882a593Smuzhiyun 			amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
549*4882a593Smuzhiyun 			ret_freq = le32_to_cpu(args.v2_1.asParam.ulDCEClkFreq) * 10;
550*4882a593Smuzhiyun 			break;
551*4882a593Smuzhiyun 		default:
552*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
553*4882a593Smuzhiyun 			return 0;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 		break;
556*4882a593Smuzhiyun 	default:
557*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
558*4882a593Smuzhiyun 		return 0;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return ret_freq;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
is_pixel_clock_source_from_pll(u32 encoder_mode,int pll_id)564*4882a593Smuzhiyun static bool is_pixel_clock_source_from_pll(u32 encoder_mode, int pll_id)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	if (ENCODER_MODE_IS_DP(encoder_mode)) {
567*4882a593Smuzhiyun 		if (pll_id < ATOM_EXT_PLL1)
568*4882a593Smuzhiyun 			return true;
569*4882a593Smuzhiyun 		else
570*4882a593Smuzhiyun 			return false;
571*4882a593Smuzhiyun 	} else {
572*4882a593Smuzhiyun 		return true;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
amdgpu_atombios_crtc_program_pll(struct drm_crtc * crtc,u32 crtc_id,int pll_id,u32 encoder_mode,u32 encoder_id,u32 clock,u32 ref_div,u32 fb_div,u32 frac_fb_div,u32 post_div,int bpc,bool ss_enabled,struct amdgpu_atom_ss * ss)576*4882a593Smuzhiyun void amdgpu_atombios_crtc_program_pll(struct drm_crtc *crtc,
577*4882a593Smuzhiyun 				      u32 crtc_id,
578*4882a593Smuzhiyun 				      int pll_id,
579*4882a593Smuzhiyun 				      u32 encoder_mode,
580*4882a593Smuzhiyun 				      u32 encoder_id,
581*4882a593Smuzhiyun 				      u32 clock,
582*4882a593Smuzhiyun 				      u32 ref_div,
583*4882a593Smuzhiyun 				      u32 fb_div,
584*4882a593Smuzhiyun 				      u32 frac_fb_div,
585*4882a593Smuzhiyun 				      u32 post_div,
586*4882a593Smuzhiyun 				      int bpc,
587*4882a593Smuzhiyun 				      bool ss_enabled,
588*4882a593Smuzhiyun 				      struct amdgpu_atom_ss *ss)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
591*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
592*4882a593Smuzhiyun 	u8 frev, crev;
593*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
594*4882a593Smuzhiyun 	union set_pixel_clock args;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
599*4882a593Smuzhiyun 				   &crev))
600*4882a593Smuzhiyun 		return;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	switch (frev) {
603*4882a593Smuzhiyun 	case 1:
604*4882a593Smuzhiyun 		switch (crev) {
605*4882a593Smuzhiyun 		case 1:
606*4882a593Smuzhiyun 			if (clock == ATOM_DISABLE)
607*4882a593Smuzhiyun 				return;
608*4882a593Smuzhiyun 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
609*4882a593Smuzhiyun 			args.v1.usRefDiv = cpu_to_le16(ref_div);
610*4882a593Smuzhiyun 			args.v1.usFbDiv = cpu_to_le16(fb_div);
611*4882a593Smuzhiyun 			args.v1.ucFracFbDiv = frac_fb_div;
612*4882a593Smuzhiyun 			args.v1.ucPostDiv = post_div;
613*4882a593Smuzhiyun 			args.v1.ucPpll = pll_id;
614*4882a593Smuzhiyun 			args.v1.ucCRTC = crtc_id;
615*4882a593Smuzhiyun 			args.v1.ucRefDivSrc = 1;
616*4882a593Smuzhiyun 			break;
617*4882a593Smuzhiyun 		case 2:
618*4882a593Smuzhiyun 			args.v2.usPixelClock = cpu_to_le16(clock / 10);
619*4882a593Smuzhiyun 			args.v2.usRefDiv = cpu_to_le16(ref_div);
620*4882a593Smuzhiyun 			args.v2.usFbDiv = cpu_to_le16(fb_div);
621*4882a593Smuzhiyun 			args.v2.ucFracFbDiv = frac_fb_div;
622*4882a593Smuzhiyun 			args.v2.ucPostDiv = post_div;
623*4882a593Smuzhiyun 			args.v2.ucPpll = pll_id;
624*4882a593Smuzhiyun 			args.v2.ucCRTC = crtc_id;
625*4882a593Smuzhiyun 			args.v2.ucRefDivSrc = 1;
626*4882a593Smuzhiyun 			break;
627*4882a593Smuzhiyun 		case 3:
628*4882a593Smuzhiyun 			args.v3.usPixelClock = cpu_to_le16(clock / 10);
629*4882a593Smuzhiyun 			args.v3.usRefDiv = cpu_to_le16(ref_div);
630*4882a593Smuzhiyun 			args.v3.usFbDiv = cpu_to_le16(fb_div);
631*4882a593Smuzhiyun 			args.v3.ucFracFbDiv = frac_fb_div;
632*4882a593Smuzhiyun 			args.v3.ucPostDiv = post_div;
633*4882a593Smuzhiyun 			args.v3.ucPpll = pll_id;
634*4882a593Smuzhiyun 			if (crtc_id == ATOM_CRTC2)
635*4882a593Smuzhiyun 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
636*4882a593Smuzhiyun 			else
637*4882a593Smuzhiyun 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
638*4882a593Smuzhiyun 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
639*4882a593Smuzhiyun 				args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
640*4882a593Smuzhiyun 			args.v3.ucTransmitterId = encoder_id;
641*4882a593Smuzhiyun 			args.v3.ucEncoderMode = encoder_mode;
642*4882a593Smuzhiyun 			break;
643*4882a593Smuzhiyun 		case 5:
644*4882a593Smuzhiyun 			args.v5.ucCRTC = crtc_id;
645*4882a593Smuzhiyun 			args.v5.usPixelClock = cpu_to_le16(clock / 10);
646*4882a593Smuzhiyun 			args.v5.ucRefDiv = ref_div;
647*4882a593Smuzhiyun 			args.v5.usFbDiv = cpu_to_le16(fb_div);
648*4882a593Smuzhiyun 			args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
649*4882a593Smuzhiyun 			args.v5.ucPostDiv = post_div;
650*4882a593Smuzhiyun 			args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
651*4882a593Smuzhiyun 			if ((ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK)) &&
652*4882a593Smuzhiyun 			    (pll_id < ATOM_EXT_PLL1))
653*4882a593Smuzhiyun 				args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
654*4882a593Smuzhiyun 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
655*4882a593Smuzhiyun 				switch (bpc) {
656*4882a593Smuzhiyun 				case 8:
657*4882a593Smuzhiyun 				default:
658*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
659*4882a593Smuzhiyun 					break;
660*4882a593Smuzhiyun 				case 10:
661*4882a593Smuzhiyun 					/* yes this is correct, the atom define is wrong */
662*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
663*4882a593Smuzhiyun 					break;
664*4882a593Smuzhiyun 				case 12:
665*4882a593Smuzhiyun 					/* yes this is correct, the atom define is wrong */
666*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
667*4882a593Smuzhiyun 					break;
668*4882a593Smuzhiyun 				}
669*4882a593Smuzhiyun 			}
670*4882a593Smuzhiyun 			args.v5.ucTransmitterID = encoder_id;
671*4882a593Smuzhiyun 			args.v5.ucEncoderMode = encoder_mode;
672*4882a593Smuzhiyun 			args.v5.ucPpll = pll_id;
673*4882a593Smuzhiyun 			break;
674*4882a593Smuzhiyun 		case 6:
675*4882a593Smuzhiyun 			args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
676*4882a593Smuzhiyun 			args.v6.ucRefDiv = ref_div;
677*4882a593Smuzhiyun 			args.v6.usFbDiv = cpu_to_le16(fb_div);
678*4882a593Smuzhiyun 			args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
679*4882a593Smuzhiyun 			args.v6.ucPostDiv = post_div;
680*4882a593Smuzhiyun 			args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
681*4882a593Smuzhiyun 			if ((ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK)) &&
682*4882a593Smuzhiyun 			    (pll_id < ATOM_EXT_PLL1) &&
683*4882a593Smuzhiyun 			    !is_pixel_clock_source_from_pll(encoder_mode, pll_id))
684*4882a593Smuzhiyun 				args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
685*4882a593Smuzhiyun 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
686*4882a593Smuzhiyun 				switch (bpc) {
687*4882a593Smuzhiyun 				case 8:
688*4882a593Smuzhiyun 				default:
689*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
690*4882a593Smuzhiyun 					break;
691*4882a593Smuzhiyun 				case 10:
692*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
693*4882a593Smuzhiyun 					break;
694*4882a593Smuzhiyun 				case 12:
695*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
696*4882a593Smuzhiyun 					break;
697*4882a593Smuzhiyun 				case 16:
698*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
699*4882a593Smuzhiyun 					break;
700*4882a593Smuzhiyun 				}
701*4882a593Smuzhiyun 			}
702*4882a593Smuzhiyun 			args.v6.ucTransmitterID = encoder_id;
703*4882a593Smuzhiyun 			args.v6.ucEncoderMode = encoder_mode;
704*4882a593Smuzhiyun 			args.v6.ucPpll = pll_id;
705*4882a593Smuzhiyun 			break;
706*4882a593Smuzhiyun 		case 7:
707*4882a593Smuzhiyun 			args.v7.ulPixelClock = cpu_to_le32(clock * 10); /* 100 hz units */
708*4882a593Smuzhiyun 			args.v7.ucMiscInfo = 0;
709*4882a593Smuzhiyun 			if ((encoder_mode == ATOM_ENCODER_MODE_DVI) &&
710*4882a593Smuzhiyun 			    (clock > 165000))
711*4882a593Smuzhiyun 				args.v7.ucMiscInfo |= PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN;
712*4882a593Smuzhiyun 			args.v7.ucCRTC = crtc_id;
713*4882a593Smuzhiyun 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
714*4882a593Smuzhiyun 				switch (bpc) {
715*4882a593Smuzhiyun 				case 8:
716*4882a593Smuzhiyun 				default:
717*4882a593Smuzhiyun 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS;
718*4882a593Smuzhiyun 					break;
719*4882a593Smuzhiyun 				case 10:
720*4882a593Smuzhiyun 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4;
721*4882a593Smuzhiyun 					break;
722*4882a593Smuzhiyun 				case 12:
723*4882a593Smuzhiyun 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2;
724*4882a593Smuzhiyun 					break;
725*4882a593Smuzhiyun 				case 16:
726*4882a593Smuzhiyun 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1;
727*4882a593Smuzhiyun 					break;
728*4882a593Smuzhiyun 				}
729*4882a593Smuzhiyun 			}
730*4882a593Smuzhiyun 			args.v7.ucTransmitterID = encoder_id;
731*4882a593Smuzhiyun 			args.v7.ucEncoderMode = encoder_mode;
732*4882a593Smuzhiyun 			args.v7.ucPpll = pll_id;
733*4882a593Smuzhiyun 			break;
734*4882a593Smuzhiyun 		default:
735*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
736*4882a593Smuzhiyun 			return;
737*4882a593Smuzhiyun 		}
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	default:
740*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
741*4882a593Smuzhiyun 		return;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
amdgpu_atombios_crtc_prepare_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)747*4882a593Smuzhiyun int amdgpu_atombios_crtc_prepare_pll(struct drm_crtc *crtc,
748*4882a593Smuzhiyun 			      struct drm_display_mode *mode)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
751*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
752*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
753*4882a593Smuzhiyun 	struct amdgpu_encoder *amdgpu_encoder =
754*4882a593Smuzhiyun 		to_amdgpu_encoder(amdgpu_crtc->encoder);
755*4882a593Smuzhiyun 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	amdgpu_crtc->bpc = 8;
758*4882a593Smuzhiyun 	amdgpu_crtc->ss_enabled = false;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	if ((amdgpu_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
761*4882a593Smuzhiyun 	    (amdgpu_encoder_get_dp_bridge_encoder_id(amdgpu_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
762*4882a593Smuzhiyun 		struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
763*4882a593Smuzhiyun 		struct drm_connector *connector =
764*4882a593Smuzhiyun 			amdgpu_get_connector_for_encoder(amdgpu_crtc->encoder);
765*4882a593Smuzhiyun 		struct amdgpu_connector *amdgpu_connector =
766*4882a593Smuzhiyun 			to_amdgpu_connector(connector);
767*4882a593Smuzhiyun 		struct amdgpu_connector_atom_dig *dig_connector =
768*4882a593Smuzhiyun 			amdgpu_connector->con_priv;
769*4882a593Smuzhiyun 		int dp_clock;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 		/* Assign mode clock for hdmi deep color max clock limit check */
772*4882a593Smuzhiyun 		amdgpu_connector->pixelclock_for_modeset = mode->clock;
773*4882a593Smuzhiyun 		amdgpu_crtc->bpc = amdgpu_connector_get_monitor_bpc(connector);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		switch (encoder_mode) {
776*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DP_MST:
777*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DP:
778*4882a593Smuzhiyun 			/* DP/eDP */
779*4882a593Smuzhiyun 			dp_clock = dig_connector->dp_clock / 10;
780*4882a593Smuzhiyun 			amdgpu_crtc->ss_enabled =
781*4882a593Smuzhiyun 				amdgpu_atombios_get_asic_ss_info(adev, &amdgpu_crtc->ss,
782*4882a593Smuzhiyun 								 ASIC_INTERNAL_SS_ON_DP,
783*4882a593Smuzhiyun 								 dp_clock);
784*4882a593Smuzhiyun 			break;
785*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_LVDS:
786*4882a593Smuzhiyun 			amdgpu_crtc->ss_enabled =
787*4882a593Smuzhiyun 				amdgpu_atombios_get_asic_ss_info(adev,
788*4882a593Smuzhiyun 								 &amdgpu_crtc->ss,
789*4882a593Smuzhiyun 								 dig->lcd_ss_id,
790*4882a593Smuzhiyun 								 mode->clock / 10);
791*4882a593Smuzhiyun 			break;
792*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DVI:
793*4882a593Smuzhiyun 			amdgpu_crtc->ss_enabled =
794*4882a593Smuzhiyun 				amdgpu_atombios_get_asic_ss_info(adev,
795*4882a593Smuzhiyun 								 &amdgpu_crtc->ss,
796*4882a593Smuzhiyun 								 ASIC_INTERNAL_SS_ON_TMDS,
797*4882a593Smuzhiyun 								 mode->clock / 10);
798*4882a593Smuzhiyun 			break;
799*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_HDMI:
800*4882a593Smuzhiyun 			amdgpu_crtc->ss_enabled =
801*4882a593Smuzhiyun 				amdgpu_atombios_get_asic_ss_info(adev,
802*4882a593Smuzhiyun 								 &amdgpu_crtc->ss,
803*4882a593Smuzhiyun 								 ASIC_INTERNAL_SS_ON_HDMI,
804*4882a593Smuzhiyun 								 mode->clock / 10);
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun 		default:
807*4882a593Smuzhiyun 			break;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* adjust pixel clock as needed */
812*4882a593Smuzhiyun 	amdgpu_crtc->adjusted_clock = amdgpu_atombios_crtc_adjust_pll(crtc, mode);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
amdgpu_atombios_crtc_set_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)817*4882a593Smuzhiyun void amdgpu_atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
820*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
821*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
822*4882a593Smuzhiyun 	struct amdgpu_encoder *amdgpu_encoder =
823*4882a593Smuzhiyun 		to_amdgpu_encoder(amdgpu_crtc->encoder);
824*4882a593Smuzhiyun 	u32 pll_clock = mode->clock;
825*4882a593Smuzhiyun 	u32 clock = mode->clock;
826*4882a593Smuzhiyun 	u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
827*4882a593Smuzhiyun 	struct amdgpu_pll *pll;
828*4882a593Smuzhiyun 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/* pass the actual clock to amdgpu_atombios_crtc_program_pll for HDMI */
831*4882a593Smuzhiyun 	if ((encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
832*4882a593Smuzhiyun 	    (amdgpu_crtc->bpc > 8))
833*4882a593Smuzhiyun 		clock = amdgpu_crtc->adjusted_clock;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	switch (amdgpu_crtc->pll_id) {
836*4882a593Smuzhiyun 	case ATOM_PPLL1:
837*4882a593Smuzhiyun 		pll = &adev->clock.ppll[0];
838*4882a593Smuzhiyun 		break;
839*4882a593Smuzhiyun 	case ATOM_PPLL2:
840*4882a593Smuzhiyun 		pll = &adev->clock.ppll[1];
841*4882a593Smuzhiyun 		break;
842*4882a593Smuzhiyun 	case ATOM_PPLL0:
843*4882a593Smuzhiyun 	case ATOM_PPLL_INVALID:
844*4882a593Smuzhiyun 	default:
845*4882a593Smuzhiyun 		pll = &adev->clock.ppll[2];
846*4882a593Smuzhiyun 		break;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* update pll params */
850*4882a593Smuzhiyun 	pll->flags = amdgpu_crtc->pll_flags;
851*4882a593Smuzhiyun 	pll->reference_div = amdgpu_crtc->pll_reference_div;
852*4882a593Smuzhiyun 	pll->post_div = amdgpu_crtc->pll_post_div;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	amdgpu_pll_compute(pll, amdgpu_crtc->adjusted_clock, &pll_clock,
855*4882a593Smuzhiyun 			    &fb_div, &frac_fb_div, &ref_div, &post_div);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	amdgpu_atombios_crtc_program_ss(adev, ATOM_DISABLE, amdgpu_crtc->pll_id,
858*4882a593Smuzhiyun 				 amdgpu_crtc->crtc_id, &amdgpu_crtc->ss);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
861*4882a593Smuzhiyun 				  encoder_mode, amdgpu_encoder->encoder_id, clock,
862*4882a593Smuzhiyun 				  ref_div, fb_div, frac_fb_div, post_div,
863*4882a593Smuzhiyun 				  amdgpu_crtc->bpc, amdgpu_crtc->ss_enabled, &amdgpu_crtc->ss);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (amdgpu_crtc->ss_enabled) {
866*4882a593Smuzhiyun 		/* calculate ss amount and step size */
867*4882a593Smuzhiyun 		u32 step_size;
868*4882a593Smuzhiyun 		u32 amount = (((fb_div * 10) + frac_fb_div) *
869*4882a593Smuzhiyun 			      (u32)amdgpu_crtc->ss.percentage) /
870*4882a593Smuzhiyun 			(100 * (u32)amdgpu_crtc->ss.percentage_divider);
871*4882a593Smuzhiyun 		amdgpu_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
872*4882a593Smuzhiyun 		amdgpu_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
873*4882a593Smuzhiyun 			ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
874*4882a593Smuzhiyun 		if (amdgpu_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
875*4882a593Smuzhiyun 			step_size = (4 * amount * ref_div * ((u32)amdgpu_crtc->ss.rate * 2048)) /
876*4882a593Smuzhiyun 				(125 * 25 * pll->reference_freq / 100);
877*4882a593Smuzhiyun 		else
878*4882a593Smuzhiyun 			step_size = (2 * amount * ref_div * ((u32)amdgpu_crtc->ss.rate * 2048)) /
879*4882a593Smuzhiyun 				(125 * 25 * pll->reference_freq / 100);
880*4882a593Smuzhiyun 		amdgpu_crtc->ss.step = step_size;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		amdgpu_atombios_crtc_program_ss(adev, ATOM_ENABLE, amdgpu_crtc->pll_id,
883*4882a593Smuzhiyun 					 amdgpu_crtc->crtc_id, &amdgpu_crtc->ss);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
887