1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2016 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Author: Monk.liu@amd.com
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #ifndef AMDGPU_VIRT_H
25*4882a593Smuzhiyun #define AMDGPU_VIRT_H
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "amdgv_sriovmsg.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define AMDGPU_SRIOV_CAPS_SRIOV_VBIOS (1 << 0) /* vBIOS is sr-iov ready */
30*4882a593Smuzhiyun #define AMDGPU_SRIOV_CAPS_ENABLE_IOV (1 << 1) /* sr-iov is enabled on this GPU */
31*4882a593Smuzhiyun #define AMDGPU_SRIOV_CAPS_IS_VF (1 << 2) /* this GPU is a virtual function */
32*4882a593Smuzhiyun #define AMDGPU_PASSTHROUGH_MODE (1 << 3) /* thw whole GPU is pass through for VM */
33*4882a593Smuzhiyun #define AMDGPU_SRIOV_CAPS_RUNTIME (1 << 4) /* is out of full access mode */
34*4882a593Smuzhiyun #define AMDGPU_VF_MMIO_ACCESS_PROTECT (1 << 5) /* MMIO write access is not allowed in sriov runtime */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* all asic after AI use this offset */
37*4882a593Smuzhiyun #define mmRCC_IOV_FUNC_IDENTIFIER 0xDE5
38*4882a593Smuzhiyun /* tonga/fiji use this offset */
39*4882a593Smuzhiyun #define mmBIF_IOV_FUNC_IDENTIFIER 0x1503
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum amdgpu_sriov_vf_mode {
42*4882a593Smuzhiyun SRIOV_VF_MODE_BARE_METAL = 0,
43*4882a593Smuzhiyun SRIOV_VF_MODE_ONE_VF,
44*4882a593Smuzhiyun SRIOV_VF_MODE_MULTI_VF,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct amdgpu_mm_table {
48*4882a593Smuzhiyun struct amdgpu_bo *bo;
49*4882a593Smuzhiyun uint32_t *cpu_addr;
50*4882a593Smuzhiyun uint64_t gpu_addr;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define AMDGPU_VF_ERROR_ENTRY_SIZE 16
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* struct error_entry - amdgpu VF error information. */
56*4882a593Smuzhiyun struct amdgpu_vf_error_buffer {
57*4882a593Smuzhiyun struct mutex lock;
58*4882a593Smuzhiyun int read_count;
59*4882a593Smuzhiyun int write_count;
60*4882a593Smuzhiyun uint16_t code[AMDGPU_VF_ERROR_ENTRY_SIZE];
61*4882a593Smuzhiyun uint16_t flags[AMDGPU_VF_ERROR_ENTRY_SIZE];
62*4882a593Smuzhiyun uint64_t data[AMDGPU_VF_ERROR_ENTRY_SIZE];
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /**
66*4882a593Smuzhiyun * struct amdgpu_virt_ops - amdgpu device virt operations
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun struct amdgpu_virt_ops {
69*4882a593Smuzhiyun int (*req_full_gpu)(struct amdgpu_device *adev, bool init);
70*4882a593Smuzhiyun int (*rel_full_gpu)(struct amdgpu_device *adev, bool init);
71*4882a593Smuzhiyun int (*req_init_data)(struct amdgpu_device *adev);
72*4882a593Smuzhiyun int (*reset_gpu)(struct amdgpu_device *adev);
73*4882a593Smuzhiyun int (*wait_reset)(struct amdgpu_device *adev);
74*4882a593Smuzhiyun void (*trans_msg)(struct amdgpu_device *adev, u32 req, u32 data1, u32 data2, u32 data3);
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Firmware Reserve Frame buffer
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun struct amdgpu_virt_fw_reserve {
81*4882a593Smuzhiyun struct amd_sriov_msg_pf2vf_info_header *p_pf2vf;
82*4882a593Smuzhiyun struct amd_sriov_msg_vf2pf_info_header *p_vf2pf;
83*4882a593Smuzhiyun unsigned int checksum_key;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun * Legacy GIM header
88*4882a593Smuzhiyun *
89*4882a593Smuzhiyun * Defination between PF and VF
90*4882a593Smuzhiyun * Structures forcibly aligned to 4 to keep the same style as PF.
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun #define AMDGIM_DATAEXCHANGE_OFFSET (64 * 1024)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define AMDGIM_GET_STRUCTURE_RESERVED_SIZE(total, u8, u16, u32, u64) \
95*4882a593Smuzhiyun (total - (((u8)+3) / 4 + ((u16)+1) / 2 + (u32) + (u64)*2))
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun enum AMDGIM_FEATURE_FLAG {
98*4882a593Smuzhiyun /* GIM supports feature of Error log collecting */
99*4882a593Smuzhiyun AMDGIM_FEATURE_ERROR_LOG_COLLECT = 0x1,
100*4882a593Smuzhiyun /* GIM supports feature of loading uCodes */
101*4882a593Smuzhiyun AMDGIM_FEATURE_GIM_LOAD_UCODES = 0x2,
102*4882a593Smuzhiyun /* VRAM LOST by GIM */
103*4882a593Smuzhiyun AMDGIM_FEATURE_GIM_FLR_VRAMLOST = 0x4,
104*4882a593Smuzhiyun /* MM bandwidth */
105*4882a593Smuzhiyun AMDGIM_FEATURE_GIM_MM_BW_MGR = 0x8,
106*4882a593Smuzhiyun /* PP ONE VF MODE in GIM */
107*4882a593Smuzhiyun AMDGIM_FEATURE_PP_ONE_VF = (1 << 4),
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct amdgim_pf2vf_info_v1 {
111*4882a593Smuzhiyun /* header contains size and version */
112*4882a593Smuzhiyun struct amd_sriov_msg_pf2vf_info_header header;
113*4882a593Smuzhiyun /* max_width * max_height */
114*4882a593Smuzhiyun unsigned int uvd_enc_max_pixels_count;
115*4882a593Smuzhiyun /* 16x16 pixels/sec, codec independent */
116*4882a593Smuzhiyun unsigned int uvd_enc_max_bandwidth;
117*4882a593Smuzhiyun /* max_width * max_height */
118*4882a593Smuzhiyun unsigned int vce_enc_max_pixels_count;
119*4882a593Smuzhiyun /* 16x16 pixels/sec, codec independent */
120*4882a593Smuzhiyun unsigned int vce_enc_max_bandwidth;
121*4882a593Smuzhiyun /* MEC FW position in kb from the start of visible frame buffer */
122*4882a593Smuzhiyun unsigned int mecfw_kboffset;
123*4882a593Smuzhiyun /* The features flags of the GIM driver supports. */
124*4882a593Smuzhiyun unsigned int feature_flags;
125*4882a593Smuzhiyun /* use private key from mailbox 2 to create chueksum */
126*4882a593Smuzhiyun unsigned int checksum;
127*4882a593Smuzhiyun } __aligned(4);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct amdgim_vf2pf_info_v1 {
130*4882a593Smuzhiyun /* header contains size and version */
131*4882a593Smuzhiyun struct amd_sriov_msg_vf2pf_info_header header;
132*4882a593Smuzhiyun /* driver version */
133*4882a593Smuzhiyun char driver_version[64];
134*4882a593Smuzhiyun /* driver certification, 1=WHQL, 0=None */
135*4882a593Smuzhiyun unsigned int driver_cert;
136*4882a593Smuzhiyun /* guest OS type and version: need a define */
137*4882a593Smuzhiyun unsigned int os_info;
138*4882a593Smuzhiyun /* in the unit of 1M */
139*4882a593Smuzhiyun unsigned int fb_usage;
140*4882a593Smuzhiyun /* guest gfx engine usage percentage */
141*4882a593Smuzhiyun unsigned int gfx_usage;
142*4882a593Smuzhiyun /* guest gfx engine health percentage */
143*4882a593Smuzhiyun unsigned int gfx_health;
144*4882a593Smuzhiyun /* guest compute engine usage percentage */
145*4882a593Smuzhiyun unsigned int compute_usage;
146*4882a593Smuzhiyun /* guest compute engine health percentage */
147*4882a593Smuzhiyun unsigned int compute_health;
148*4882a593Smuzhiyun /* guest vce engine usage percentage. 0xffff means N/A. */
149*4882a593Smuzhiyun unsigned int vce_enc_usage;
150*4882a593Smuzhiyun /* guest vce engine health percentage. 0xffff means N/A. */
151*4882a593Smuzhiyun unsigned int vce_enc_health;
152*4882a593Smuzhiyun /* guest uvd engine usage percentage. 0xffff means N/A. */
153*4882a593Smuzhiyun unsigned int uvd_enc_usage;
154*4882a593Smuzhiyun /* guest uvd engine usage percentage. 0xffff means N/A. */
155*4882a593Smuzhiyun unsigned int uvd_enc_health;
156*4882a593Smuzhiyun unsigned int checksum;
157*4882a593Smuzhiyun } __aligned(4);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun struct amdgim_vf2pf_info_v2 {
160*4882a593Smuzhiyun /* header contains size and version */
161*4882a593Smuzhiyun struct amd_sriov_msg_vf2pf_info_header header;
162*4882a593Smuzhiyun uint32_t checksum;
163*4882a593Smuzhiyun /* driver version */
164*4882a593Smuzhiyun uint8_t driver_version[64];
165*4882a593Smuzhiyun /* driver certification, 1=WHQL, 0=None */
166*4882a593Smuzhiyun uint32_t driver_cert;
167*4882a593Smuzhiyun /* guest OS type and version: need a define */
168*4882a593Smuzhiyun uint32_t os_info;
169*4882a593Smuzhiyun /* in the unit of 1M */
170*4882a593Smuzhiyun uint32_t fb_usage;
171*4882a593Smuzhiyun /* guest gfx engine usage percentage */
172*4882a593Smuzhiyun uint32_t gfx_usage;
173*4882a593Smuzhiyun /* guest gfx engine health percentage */
174*4882a593Smuzhiyun uint32_t gfx_health;
175*4882a593Smuzhiyun /* guest compute engine usage percentage */
176*4882a593Smuzhiyun uint32_t compute_usage;
177*4882a593Smuzhiyun /* guest compute engine health percentage */
178*4882a593Smuzhiyun uint32_t compute_health;
179*4882a593Smuzhiyun /* guest vce engine usage percentage. 0xffff means N/A. */
180*4882a593Smuzhiyun uint32_t vce_enc_usage;
181*4882a593Smuzhiyun /* guest vce engine health percentage. 0xffff means N/A. */
182*4882a593Smuzhiyun uint32_t vce_enc_health;
183*4882a593Smuzhiyun /* guest uvd engine usage percentage. 0xffff means N/A. */
184*4882a593Smuzhiyun uint32_t uvd_enc_usage;
185*4882a593Smuzhiyun /* guest uvd engine usage percentage. 0xffff means N/A. */
186*4882a593Smuzhiyun uint32_t uvd_enc_health;
187*4882a593Smuzhiyun uint32_t reserved[AMDGIM_GET_STRUCTURE_RESERVED_SIZE(256, 64, 0, (12 + sizeof(struct amd_sriov_msg_vf2pf_info_header)/sizeof(uint32_t)), 0)];
188*4882a593Smuzhiyun } __aligned(4);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct amdgpu_virt_ras_err_handler_data {
191*4882a593Smuzhiyun /* point to bad page records array */
192*4882a593Smuzhiyun struct eeprom_table_record *bps;
193*4882a593Smuzhiyun /* point to reserved bo array */
194*4882a593Smuzhiyun struct amdgpu_bo **bps_bo;
195*4882a593Smuzhiyun /* the count of entries */
196*4882a593Smuzhiyun int count;
197*4882a593Smuzhiyun /* last reserved entry's index + 1 */
198*4882a593Smuzhiyun int last_reserved;
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* GPU virtualization */
202*4882a593Smuzhiyun struct amdgpu_virt {
203*4882a593Smuzhiyun uint32_t caps;
204*4882a593Smuzhiyun struct amdgpu_bo *csa_obj;
205*4882a593Smuzhiyun void *csa_cpu_addr;
206*4882a593Smuzhiyun bool chained_ib_support;
207*4882a593Smuzhiyun uint32_t reg_val_offs;
208*4882a593Smuzhiyun struct amdgpu_irq_src ack_irq;
209*4882a593Smuzhiyun struct amdgpu_irq_src rcv_irq;
210*4882a593Smuzhiyun struct work_struct flr_work;
211*4882a593Smuzhiyun struct amdgpu_mm_table mm_table;
212*4882a593Smuzhiyun const struct amdgpu_virt_ops *ops;
213*4882a593Smuzhiyun struct amdgpu_vf_error_buffer vf_errors;
214*4882a593Smuzhiyun struct amdgpu_virt_fw_reserve fw_reserve;
215*4882a593Smuzhiyun uint32_t gim_feature;
216*4882a593Smuzhiyun uint32_t reg_access_mode;
217*4882a593Smuzhiyun int req_init_data_ver;
218*4882a593Smuzhiyun bool tdr_debug;
219*4882a593Smuzhiyun struct amdgpu_virt_ras_err_handler_data *virt_eh_data;
220*4882a593Smuzhiyun bool ras_init_done;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* vf2pf message */
223*4882a593Smuzhiyun struct delayed_work vf2pf_work;
224*4882a593Smuzhiyun uint32_t vf2pf_update_interval_ms;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define amdgpu_sriov_enabled(adev) \
228*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_ENABLE_IOV)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define amdgpu_sriov_vf(adev) \
231*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_IS_VF)
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define amdgpu_sriov_bios(adev) \
234*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define amdgpu_sriov_runtime(adev) \
237*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_RUNTIME)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define amdgpu_sriov_fullaccess(adev) \
240*4882a593Smuzhiyun (amdgpu_sriov_vf((adev)) && !amdgpu_sriov_runtime((adev)))
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define amdgpu_passthrough(adev) \
243*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_PASSTHROUGH_MODE)
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define amdgpu_sriov_vf_mmio_access_protection(adev) \
246*4882a593Smuzhiyun ((adev)->virt.caps & AMDGPU_VF_MMIO_ACCESS_PROTECT)
247*4882a593Smuzhiyun
is_virtual_machine(void)248*4882a593Smuzhiyun static inline bool is_virtual_machine(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun #ifdef CONFIG_X86
251*4882a593Smuzhiyun return boot_cpu_has(X86_FEATURE_HYPERVISOR);
252*4882a593Smuzhiyun #else
253*4882a593Smuzhiyun return false;
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define amdgpu_sriov_is_pp_one_vf(adev) \
258*4882a593Smuzhiyun ((adev)->virt.gim_feature & AMDGIM_FEATURE_PP_ONE_VF)
259*4882a593Smuzhiyun #define amdgpu_sriov_is_debug(adev) \
260*4882a593Smuzhiyun ((!amdgpu_in_reset(adev)) && adev->virt.tdr_debug)
261*4882a593Smuzhiyun #define amdgpu_sriov_is_normal(adev) \
262*4882a593Smuzhiyun ((!amdgpu_in_reset(adev)) && (!adev->virt.tdr_debug))
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun bool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev);
265*4882a593Smuzhiyun void amdgpu_virt_init_setting(struct amdgpu_device *adev);
266*4882a593Smuzhiyun void amdgpu_virt_kiq_reg_write_reg_wait(struct amdgpu_device *adev,
267*4882a593Smuzhiyun uint32_t reg0, uint32_t rreg1,
268*4882a593Smuzhiyun uint32_t ref, uint32_t mask);
269*4882a593Smuzhiyun int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init);
270*4882a593Smuzhiyun int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init);
271*4882a593Smuzhiyun int amdgpu_virt_reset_gpu(struct amdgpu_device *adev);
272*4882a593Smuzhiyun void amdgpu_virt_request_init_data(struct amdgpu_device *adev);
273*4882a593Smuzhiyun int amdgpu_virt_wait_reset(struct amdgpu_device *adev);
274*4882a593Smuzhiyun int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev);
275*4882a593Smuzhiyun void amdgpu_virt_free_mm_table(struct amdgpu_device *adev);
276*4882a593Smuzhiyun void amdgpu_virt_release_ras_err_handler_data(struct amdgpu_device *adev);
277*4882a593Smuzhiyun void amdgpu_virt_init_data_exchange(struct amdgpu_device *adev);
278*4882a593Smuzhiyun void amdgpu_virt_exchange_data(struct amdgpu_device *adev);
279*4882a593Smuzhiyun void amdgpu_virt_fini_data_exchange(struct amdgpu_device *adev);
280*4882a593Smuzhiyun void amdgpu_detect_virtualization(struct amdgpu_device *adev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun bool amdgpu_virt_can_access_debugfs(struct amdgpu_device *adev);
283*4882a593Smuzhiyun int amdgpu_virt_enable_access_debugfs(struct amdgpu_device *adev);
284*4882a593Smuzhiyun void amdgpu_virt_disable_access_debugfs(struct amdgpu_device *adev);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun enum amdgpu_sriov_vf_mode amdgpu_virt_get_sriov_vf_mode(struct amdgpu_device *adev);
287*4882a593Smuzhiyun #endif
288