1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2012 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef __AMDGPU_UCODE_H__ 24*4882a593Smuzhiyun #define __AMDGPU_UCODE_H__ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #include "amdgpu_socbb.h" 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun struct common_firmware_header { 29*4882a593Smuzhiyun uint32_t size_bytes; /* size of the entire header+image(s) in bytes */ 30*4882a593Smuzhiyun uint32_t header_size_bytes; /* size of just the header in bytes */ 31*4882a593Smuzhiyun uint16_t header_version_major; /* header version */ 32*4882a593Smuzhiyun uint16_t header_version_minor; /* header version */ 33*4882a593Smuzhiyun uint16_t ip_version_major; /* IP version */ 34*4882a593Smuzhiyun uint16_t ip_version_minor; /* IP version */ 35*4882a593Smuzhiyun uint32_t ucode_version; 36*4882a593Smuzhiyun uint32_t ucode_size_bytes; /* size of ucode in bytes */ 37*4882a593Smuzhiyun uint32_t ucode_array_offset_bytes; /* payload offset from the start of the header */ 38*4882a593Smuzhiyun uint32_t crc32; /* crc32 checksum of the payload */ 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 42*4882a593Smuzhiyun struct mc_firmware_header_v1_0 { 43*4882a593Smuzhiyun struct common_firmware_header header; 44*4882a593Smuzhiyun uint32_t io_debug_size_bytes; /* size of debug array in dwords */ 45*4882a593Smuzhiyun uint32_t io_debug_array_offset_bytes; /* payload offset from the start of the header */ 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 49*4882a593Smuzhiyun struct smc_firmware_header_v1_0 { 50*4882a593Smuzhiyun struct common_firmware_header header; 51*4882a593Smuzhiyun uint32_t ucode_start_addr; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* version_major=2, version_minor=0 */ 55*4882a593Smuzhiyun struct smc_firmware_header_v2_0 { 56*4882a593Smuzhiyun struct smc_firmware_header_v1_0 v1_0; 57*4882a593Smuzhiyun uint32_t ppt_offset_bytes; /* soft pptable offset */ 58*4882a593Smuzhiyun uint32_t ppt_size_bytes; /* soft pptable size */ 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun struct smc_soft_pptable_entry { 62*4882a593Smuzhiyun uint32_t id; 63*4882a593Smuzhiyun uint32_t ppt_offset_bytes; 64*4882a593Smuzhiyun uint32_t ppt_size_bytes; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* version_major=2, version_minor=1 */ 68*4882a593Smuzhiyun struct smc_firmware_header_v2_1 { 69*4882a593Smuzhiyun struct smc_firmware_header_v1_0 v1_0; 70*4882a593Smuzhiyun uint32_t pptable_count; 71*4882a593Smuzhiyun uint32_t pptable_entry_offset; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 75*4882a593Smuzhiyun struct psp_firmware_header_v1_0 { 76*4882a593Smuzhiyun struct common_firmware_header header; 77*4882a593Smuzhiyun uint32_t ucode_feature_version; 78*4882a593Smuzhiyun uint32_t sos_offset_bytes; 79*4882a593Smuzhiyun uint32_t sos_size_bytes; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* version_major=1, version_minor=1 */ 83*4882a593Smuzhiyun struct psp_firmware_header_v1_1 { 84*4882a593Smuzhiyun struct psp_firmware_header_v1_0 v1_0; 85*4882a593Smuzhiyun uint32_t toc_header_version; 86*4882a593Smuzhiyun uint32_t toc_offset_bytes; 87*4882a593Smuzhiyun uint32_t toc_size_bytes; 88*4882a593Smuzhiyun uint32_t kdb_header_version; 89*4882a593Smuzhiyun uint32_t kdb_offset_bytes; 90*4882a593Smuzhiyun uint32_t kdb_size_bytes; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* version_major=1, version_minor=2 */ 94*4882a593Smuzhiyun struct psp_firmware_header_v1_2 { 95*4882a593Smuzhiyun struct psp_firmware_header_v1_0 v1_0; 96*4882a593Smuzhiyun uint32_t reserve[3]; 97*4882a593Smuzhiyun uint32_t kdb_header_version; 98*4882a593Smuzhiyun uint32_t kdb_offset_bytes; 99*4882a593Smuzhiyun uint32_t kdb_size_bytes; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* version_major=1, version_minor=3 */ 103*4882a593Smuzhiyun struct psp_firmware_header_v1_3 { 104*4882a593Smuzhiyun struct psp_firmware_header_v1_1 v1_1; 105*4882a593Smuzhiyun uint32_t spl_header_version; 106*4882a593Smuzhiyun uint32_t spl_offset_bytes; 107*4882a593Smuzhiyun uint32_t spl_size_bytes; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 111*4882a593Smuzhiyun struct ta_firmware_header_v1_0 { 112*4882a593Smuzhiyun struct common_firmware_header header; 113*4882a593Smuzhiyun uint32_t ta_xgmi_ucode_version; 114*4882a593Smuzhiyun uint32_t ta_xgmi_offset_bytes; 115*4882a593Smuzhiyun uint32_t ta_xgmi_size_bytes; 116*4882a593Smuzhiyun uint32_t ta_ras_ucode_version; 117*4882a593Smuzhiyun uint32_t ta_ras_offset_bytes; 118*4882a593Smuzhiyun uint32_t ta_ras_size_bytes; 119*4882a593Smuzhiyun uint32_t ta_hdcp_ucode_version; 120*4882a593Smuzhiyun uint32_t ta_hdcp_offset_bytes; 121*4882a593Smuzhiyun uint32_t ta_hdcp_size_bytes; 122*4882a593Smuzhiyun uint32_t ta_dtm_ucode_version; 123*4882a593Smuzhiyun uint32_t ta_dtm_offset_bytes; 124*4882a593Smuzhiyun uint32_t ta_dtm_size_bytes; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun enum ta_fw_type { 128*4882a593Smuzhiyun TA_FW_TYPE_UNKOWN, 129*4882a593Smuzhiyun TA_FW_TYPE_PSP_ASD, 130*4882a593Smuzhiyun TA_FW_TYPE_PSP_XGMI, 131*4882a593Smuzhiyun TA_FW_TYPE_PSP_RAS, 132*4882a593Smuzhiyun TA_FW_TYPE_PSP_HDCP, 133*4882a593Smuzhiyun TA_FW_TYPE_PSP_DTM, 134*4882a593Smuzhiyun TA_FW_TYPE_PSP_RAP, 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun struct ta_fw_bin_desc { 138*4882a593Smuzhiyun uint32_t fw_type; 139*4882a593Smuzhiyun uint32_t fw_version; 140*4882a593Smuzhiyun uint32_t offset_bytes; 141*4882a593Smuzhiyun uint32_t size_bytes; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* version_major=2, version_minor=0 */ 145*4882a593Smuzhiyun struct ta_firmware_header_v2_0 { 146*4882a593Smuzhiyun struct common_firmware_header header; 147*4882a593Smuzhiyun uint32_t ta_fw_bin_count; 148*4882a593Smuzhiyun struct ta_fw_bin_desc ta_fw_bin[]; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 152*4882a593Smuzhiyun struct gfx_firmware_header_v1_0 { 153*4882a593Smuzhiyun struct common_firmware_header header; 154*4882a593Smuzhiyun uint32_t ucode_feature_version; 155*4882a593Smuzhiyun uint32_t jt_offset; /* jt location */ 156*4882a593Smuzhiyun uint32_t jt_size; /* size of jt */ 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 160*4882a593Smuzhiyun struct mes_firmware_header_v1_0 { 161*4882a593Smuzhiyun struct common_firmware_header header; 162*4882a593Smuzhiyun uint32_t mes_ucode_version; 163*4882a593Smuzhiyun uint32_t mes_ucode_size_bytes; 164*4882a593Smuzhiyun uint32_t mes_ucode_offset_bytes; 165*4882a593Smuzhiyun uint32_t mes_ucode_data_version; 166*4882a593Smuzhiyun uint32_t mes_ucode_data_size_bytes; 167*4882a593Smuzhiyun uint32_t mes_ucode_data_offset_bytes; 168*4882a593Smuzhiyun uint32_t mes_uc_start_addr_lo; 169*4882a593Smuzhiyun uint32_t mes_uc_start_addr_hi; 170*4882a593Smuzhiyun uint32_t mes_data_start_addr_lo; 171*4882a593Smuzhiyun uint32_t mes_data_start_addr_hi; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 175*4882a593Smuzhiyun struct rlc_firmware_header_v1_0 { 176*4882a593Smuzhiyun struct common_firmware_header header; 177*4882a593Smuzhiyun uint32_t ucode_feature_version; 178*4882a593Smuzhiyun uint32_t save_and_restore_offset; 179*4882a593Smuzhiyun uint32_t clear_state_descriptor_offset; 180*4882a593Smuzhiyun uint32_t avail_scratch_ram_locations; 181*4882a593Smuzhiyun uint32_t master_pkt_description_offset; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* version_major=2, version_minor=0 */ 185*4882a593Smuzhiyun struct rlc_firmware_header_v2_0 { 186*4882a593Smuzhiyun struct common_firmware_header header; 187*4882a593Smuzhiyun uint32_t ucode_feature_version; 188*4882a593Smuzhiyun uint32_t jt_offset; /* jt location */ 189*4882a593Smuzhiyun uint32_t jt_size; /* size of jt */ 190*4882a593Smuzhiyun uint32_t save_and_restore_offset; 191*4882a593Smuzhiyun uint32_t clear_state_descriptor_offset; 192*4882a593Smuzhiyun uint32_t avail_scratch_ram_locations; 193*4882a593Smuzhiyun uint32_t reg_restore_list_size; 194*4882a593Smuzhiyun uint32_t reg_list_format_start; 195*4882a593Smuzhiyun uint32_t reg_list_format_separate_start; 196*4882a593Smuzhiyun uint32_t starting_offsets_start; 197*4882a593Smuzhiyun uint32_t reg_list_format_size_bytes; /* size of reg list format array in bytes */ 198*4882a593Smuzhiyun uint32_t reg_list_format_array_offset_bytes; /* payload offset from the start of the header */ 199*4882a593Smuzhiyun uint32_t reg_list_size_bytes; /* size of reg list array in bytes */ 200*4882a593Smuzhiyun uint32_t reg_list_array_offset_bytes; /* payload offset from the start of the header */ 201*4882a593Smuzhiyun uint32_t reg_list_format_separate_size_bytes; /* size of reg list format array in bytes */ 202*4882a593Smuzhiyun uint32_t reg_list_format_separate_array_offset_bytes; /* payload offset from the start of the header */ 203*4882a593Smuzhiyun uint32_t reg_list_separate_size_bytes; /* size of reg list array in bytes */ 204*4882a593Smuzhiyun uint32_t reg_list_separate_array_offset_bytes; /* payload offset from the start of the header */ 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* version_major=2, version_minor=1 */ 208*4882a593Smuzhiyun struct rlc_firmware_header_v2_1 { 209*4882a593Smuzhiyun struct rlc_firmware_header_v2_0 v2_0; 210*4882a593Smuzhiyun uint32_t reg_list_format_direct_reg_list_length; /* length of direct reg list format array */ 211*4882a593Smuzhiyun uint32_t save_restore_list_cntl_ucode_ver; 212*4882a593Smuzhiyun uint32_t save_restore_list_cntl_feature_ver; 213*4882a593Smuzhiyun uint32_t save_restore_list_cntl_size_bytes; 214*4882a593Smuzhiyun uint32_t save_restore_list_cntl_offset_bytes; 215*4882a593Smuzhiyun uint32_t save_restore_list_gpm_ucode_ver; 216*4882a593Smuzhiyun uint32_t save_restore_list_gpm_feature_ver; 217*4882a593Smuzhiyun uint32_t save_restore_list_gpm_size_bytes; 218*4882a593Smuzhiyun uint32_t save_restore_list_gpm_offset_bytes; 219*4882a593Smuzhiyun uint32_t save_restore_list_srm_ucode_ver; 220*4882a593Smuzhiyun uint32_t save_restore_list_srm_feature_ver; 221*4882a593Smuzhiyun uint32_t save_restore_list_srm_size_bytes; 222*4882a593Smuzhiyun uint32_t save_restore_list_srm_offset_bytes; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* version_major=2, version_minor=1 */ 226*4882a593Smuzhiyun struct rlc_firmware_header_v2_2 { 227*4882a593Smuzhiyun struct rlc_firmware_header_v2_1 v2_1; 228*4882a593Smuzhiyun uint32_t rlc_iram_ucode_size_bytes; 229*4882a593Smuzhiyun uint32_t rlc_iram_ucode_offset_bytes; 230*4882a593Smuzhiyun uint32_t rlc_dram_ucode_size_bytes; 231*4882a593Smuzhiyun uint32_t rlc_dram_ucode_offset_bytes; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 235*4882a593Smuzhiyun struct sdma_firmware_header_v1_0 { 236*4882a593Smuzhiyun struct common_firmware_header header; 237*4882a593Smuzhiyun uint32_t ucode_feature_version; 238*4882a593Smuzhiyun uint32_t ucode_change_version; 239*4882a593Smuzhiyun uint32_t jt_offset; /* jt location */ 240*4882a593Smuzhiyun uint32_t jt_size; /* size of jt */ 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* version_major=1, version_minor=1 */ 244*4882a593Smuzhiyun struct sdma_firmware_header_v1_1 { 245*4882a593Smuzhiyun struct sdma_firmware_header_v1_0 v1_0; 246*4882a593Smuzhiyun uint32_t digest_size; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* gpu info payload */ 250*4882a593Smuzhiyun struct gpu_info_firmware_v1_0 { 251*4882a593Smuzhiyun uint32_t gc_num_se; 252*4882a593Smuzhiyun uint32_t gc_num_cu_per_sh; 253*4882a593Smuzhiyun uint32_t gc_num_sh_per_se; 254*4882a593Smuzhiyun uint32_t gc_num_rb_per_se; 255*4882a593Smuzhiyun uint32_t gc_num_tccs; 256*4882a593Smuzhiyun uint32_t gc_num_gprs; 257*4882a593Smuzhiyun uint32_t gc_num_max_gs_thds; 258*4882a593Smuzhiyun uint32_t gc_gs_table_depth; 259*4882a593Smuzhiyun uint32_t gc_gsprim_buff_depth; 260*4882a593Smuzhiyun uint32_t gc_parameter_cache_depth; 261*4882a593Smuzhiyun uint32_t gc_double_offchip_lds_buffer; 262*4882a593Smuzhiyun uint32_t gc_wave_size; 263*4882a593Smuzhiyun uint32_t gc_max_waves_per_simd; 264*4882a593Smuzhiyun uint32_t gc_max_scratch_slots_per_cu; 265*4882a593Smuzhiyun uint32_t gc_lds_size; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun struct gpu_info_firmware_v1_1 { 269*4882a593Smuzhiyun struct gpu_info_firmware_v1_0 v1_0; 270*4882a593Smuzhiyun uint32_t num_sc_per_sh; 271*4882a593Smuzhiyun uint32_t num_packer_per_sc; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* gpu info payload 275*4882a593Smuzhiyun * version_major=1, version_minor=1 */ 276*4882a593Smuzhiyun struct gpu_info_firmware_v1_2 { 277*4882a593Smuzhiyun struct gpu_info_firmware_v1_1 v1_1; 278*4882a593Smuzhiyun struct gpu_info_soc_bounding_box_v1_0 soc_bounding_box; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 282*4882a593Smuzhiyun struct gpu_info_firmware_header_v1_0 { 283*4882a593Smuzhiyun struct common_firmware_header header; 284*4882a593Smuzhiyun uint16_t version_major; /* version */ 285*4882a593Smuzhiyun uint16_t version_minor; /* version */ 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 289*4882a593Smuzhiyun struct dmcu_firmware_header_v1_0 { 290*4882a593Smuzhiyun struct common_firmware_header header; 291*4882a593Smuzhiyun uint32_t intv_offset_bytes; /* interrupt vectors offset from end of header, in bytes */ 292*4882a593Smuzhiyun uint32_t intv_size_bytes; /* size of interrupt vectors, in bytes */ 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* version_major=1, version_minor=0 */ 296*4882a593Smuzhiyun struct dmcub_firmware_header_v1_0 { 297*4882a593Smuzhiyun struct common_firmware_header header; 298*4882a593Smuzhiyun uint32_t inst_const_bytes; /* size of instruction region, in bytes */ 299*4882a593Smuzhiyun uint32_t bss_data_bytes; /* size of bss/data region, in bytes */ 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* header is fixed size */ 303*4882a593Smuzhiyun union amdgpu_firmware_header { 304*4882a593Smuzhiyun struct common_firmware_header common; 305*4882a593Smuzhiyun struct mc_firmware_header_v1_0 mc; 306*4882a593Smuzhiyun struct smc_firmware_header_v1_0 smc; 307*4882a593Smuzhiyun struct smc_firmware_header_v2_0 smc_v2_0; 308*4882a593Smuzhiyun struct psp_firmware_header_v1_0 psp; 309*4882a593Smuzhiyun struct psp_firmware_header_v1_1 psp_v1_1; 310*4882a593Smuzhiyun struct psp_firmware_header_v1_3 psp_v1_3; 311*4882a593Smuzhiyun struct ta_firmware_header_v1_0 ta; 312*4882a593Smuzhiyun struct ta_firmware_header_v2_0 ta_v2_0; 313*4882a593Smuzhiyun struct gfx_firmware_header_v1_0 gfx; 314*4882a593Smuzhiyun struct rlc_firmware_header_v1_0 rlc; 315*4882a593Smuzhiyun struct rlc_firmware_header_v2_0 rlc_v2_0; 316*4882a593Smuzhiyun struct rlc_firmware_header_v2_1 rlc_v2_1; 317*4882a593Smuzhiyun struct sdma_firmware_header_v1_0 sdma; 318*4882a593Smuzhiyun struct sdma_firmware_header_v1_1 sdma_v1_1; 319*4882a593Smuzhiyun struct gpu_info_firmware_header_v1_0 gpu_info; 320*4882a593Smuzhiyun struct dmcu_firmware_header_v1_0 dmcu; 321*4882a593Smuzhiyun struct dmcub_firmware_header_v1_0 dmcub; 322*4882a593Smuzhiyun uint8_t raw[0x100]; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define UCODE_MAX_TA_PACKAGING ((sizeof(union amdgpu_firmware_header) - sizeof(struct common_firmware_header) - 4) / sizeof(struct ta_fw_bin_desc)) 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* 328*4882a593Smuzhiyun * fw loading support 329*4882a593Smuzhiyun */ 330*4882a593Smuzhiyun enum AMDGPU_UCODE_ID { 331*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA0 = 0, 332*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA1, 333*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA2, 334*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA3, 335*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA4, 336*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA5, 337*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA6, 338*4882a593Smuzhiyun AMDGPU_UCODE_ID_SDMA7, 339*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_CE, 340*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_PFP, 341*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_ME, 342*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MEC1, 343*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MEC1_JT, 344*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MEC2, 345*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MEC2_JT, 346*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MES, 347*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MES_DATA, 348*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL, 349*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM, 350*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM, 351*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_IRAM, 352*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_DRAM, 353*4882a593Smuzhiyun AMDGPU_UCODE_ID_RLC_G, 354*4882a593Smuzhiyun AMDGPU_UCODE_ID_STORAGE, 355*4882a593Smuzhiyun AMDGPU_UCODE_ID_SMC, 356*4882a593Smuzhiyun AMDGPU_UCODE_ID_UVD, 357*4882a593Smuzhiyun AMDGPU_UCODE_ID_UVD1, 358*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCE, 359*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCN, 360*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCN1, 361*4882a593Smuzhiyun AMDGPU_UCODE_ID_DMCU_ERAM, 362*4882a593Smuzhiyun AMDGPU_UCODE_ID_DMCU_INTV, 363*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCN0_RAM, 364*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCN1_RAM, 365*4882a593Smuzhiyun AMDGPU_UCODE_ID_DMCUB, 366*4882a593Smuzhiyun AMDGPU_UCODE_ID_MAXIMUM, 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* engine firmware status */ 370*4882a593Smuzhiyun enum AMDGPU_UCODE_STATUS { 371*4882a593Smuzhiyun AMDGPU_UCODE_STATUS_INVALID, 372*4882a593Smuzhiyun AMDGPU_UCODE_STATUS_NOT_LOADED, 373*4882a593Smuzhiyun AMDGPU_UCODE_STATUS_LOADED, 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun enum amdgpu_firmware_load_type { 377*4882a593Smuzhiyun AMDGPU_FW_LOAD_DIRECT = 0, 378*4882a593Smuzhiyun AMDGPU_FW_LOAD_SMU, 379*4882a593Smuzhiyun AMDGPU_FW_LOAD_PSP, 380*4882a593Smuzhiyun AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO, 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* conform to smu_ucode_xfer_cz.h */ 384*4882a593Smuzhiyun #define AMDGPU_SDMA0_UCODE_LOADED 0x00000001 385*4882a593Smuzhiyun #define AMDGPU_SDMA1_UCODE_LOADED 0x00000002 386*4882a593Smuzhiyun #define AMDGPU_CPCE_UCODE_LOADED 0x00000004 387*4882a593Smuzhiyun #define AMDGPU_CPPFP_UCODE_LOADED 0x00000008 388*4882a593Smuzhiyun #define AMDGPU_CPME_UCODE_LOADED 0x00000010 389*4882a593Smuzhiyun #define AMDGPU_CPMEC1_UCODE_LOADED 0x00000020 390*4882a593Smuzhiyun #define AMDGPU_CPMEC2_UCODE_LOADED 0x00000040 391*4882a593Smuzhiyun #define AMDGPU_CPRLC_UCODE_LOADED 0x00000100 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* amdgpu firmware info */ 394*4882a593Smuzhiyun struct amdgpu_firmware_info { 395*4882a593Smuzhiyun /* ucode ID */ 396*4882a593Smuzhiyun enum AMDGPU_UCODE_ID ucode_id; 397*4882a593Smuzhiyun /* request_firmware */ 398*4882a593Smuzhiyun const struct firmware *fw; 399*4882a593Smuzhiyun /* starting mc address */ 400*4882a593Smuzhiyun uint64_t mc_addr; 401*4882a593Smuzhiyun /* kernel linear address */ 402*4882a593Smuzhiyun void *kaddr; 403*4882a593Smuzhiyun /* ucode_size_bytes */ 404*4882a593Smuzhiyun uint32_t ucode_size; 405*4882a593Smuzhiyun /* starting tmr mc address */ 406*4882a593Smuzhiyun uint32_t tmr_mc_addr_lo; 407*4882a593Smuzhiyun uint32_t tmr_mc_addr_hi; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun struct amdgpu_firmware { 411*4882a593Smuzhiyun struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 412*4882a593Smuzhiyun enum amdgpu_firmware_load_type load_type; 413*4882a593Smuzhiyun struct amdgpu_bo *fw_buf; 414*4882a593Smuzhiyun unsigned int fw_size; 415*4882a593Smuzhiyun unsigned int max_ucodes; 416*4882a593Smuzhiyun /* firmwares are loaded by psp instead of smu from vega10 */ 417*4882a593Smuzhiyun const struct amdgpu_psp_funcs *funcs; 418*4882a593Smuzhiyun struct amdgpu_bo *rbuf; 419*4882a593Smuzhiyun struct mutex mutex; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* gpu info firmware data pointer */ 422*4882a593Smuzhiyun const struct firmware *gpu_info_fw; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun void *fw_buf_ptr; 425*4882a593Smuzhiyun uint64_t fw_buf_mc; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun void amdgpu_ucode_print_mc_hdr(const struct common_firmware_header *hdr); 429*4882a593Smuzhiyun void amdgpu_ucode_print_smc_hdr(const struct common_firmware_header *hdr); 430*4882a593Smuzhiyun void amdgpu_ucode_print_gfx_hdr(const struct common_firmware_header *hdr); 431*4882a593Smuzhiyun void amdgpu_ucode_print_rlc_hdr(const struct common_firmware_header *hdr); 432*4882a593Smuzhiyun void amdgpu_ucode_print_sdma_hdr(const struct common_firmware_header *hdr); 433*4882a593Smuzhiyun void amdgpu_ucode_print_psp_hdr(const struct common_firmware_header *hdr); 434*4882a593Smuzhiyun void amdgpu_ucode_print_gpu_info_hdr(const struct common_firmware_header *hdr); 435*4882a593Smuzhiyun int amdgpu_ucode_validate(const struct firmware *fw); 436*4882a593Smuzhiyun bool amdgpu_ucode_hdr_version(union amdgpu_firmware_header *hdr, 437*4882a593Smuzhiyun uint16_t hdr_major, uint16_t hdr_minor); 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun int amdgpu_ucode_init_bo(struct amdgpu_device *adev); 440*4882a593Smuzhiyun int amdgpu_ucode_create_bo(struct amdgpu_device *adev); 441*4882a593Smuzhiyun int amdgpu_ucode_sysfs_init(struct amdgpu_device *adev); 442*4882a593Smuzhiyun void amdgpu_ucode_free_bo(struct amdgpu_device *adev); 443*4882a593Smuzhiyun void amdgpu_ucode_sysfs_fini(struct amdgpu_device *adev); 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun enum amdgpu_firmware_load_type 446*4882a593Smuzhiyun amdgpu_ucode_get_load_type(struct amdgpu_device *adev, int load_type); 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #endif 449