xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/firmware.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "amdgpu.h"
29*4882a593Smuzhiyun #include "amdgpu_ucode.h"
30*4882a593Smuzhiyun 
amdgpu_ucode_print_common_hdr(const struct common_firmware_header * hdr)31*4882a593Smuzhiyun static void amdgpu_ucode_print_common_hdr(const struct common_firmware_header *hdr)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	DRM_DEBUG("size_bytes: %u\n", le32_to_cpu(hdr->size_bytes));
34*4882a593Smuzhiyun 	DRM_DEBUG("header_size_bytes: %u\n", le32_to_cpu(hdr->header_size_bytes));
35*4882a593Smuzhiyun 	DRM_DEBUG("header_version_major: %u\n", le16_to_cpu(hdr->header_version_major));
36*4882a593Smuzhiyun 	DRM_DEBUG("header_version_minor: %u\n", le16_to_cpu(hdr->header_version_minor));
37*4882a593Smuzhiyun 	DRM_DEBUG("ip_version_major: %u\n", le16_to_cpu(hdr->ip_version_major));
38*4882a593Smuzhiyun 	DRM_DEBUG("ip_version_minor: %u\n", le16_to_cpu(hdr->ip_version_minor));
39*4882a593Smuzhiyun 	DRM_DEBUG("ucode_version: 0x%08x\n", le32_to_cpu(hdr->ucode_version));
40*4882a593Smuzhiyun 	DRM_DEBUG("ucode_size_bytes: %u\n", le32_to_cpu(hdr->ucode_size_bytes));
41*4882a593Smuzhiyun 	DRM_DEBUG("ucode_array_offset_bytes: %u\n",
42*4882a593Smuzhiyun 		  le32_to_cpu(hdr->ucode_array_offset_bytes));
43*4882a593Smuzhiyun 	DRM_DEBUG("crc32: 0x%08x\n", le32_to_cpu(hdr->crc32));
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
amdgpu_ucode_print_mc_hdr(const struct common_firmware_header * hdr)46*4882a593Smuzhiyun void amdgpu_ucode_print_mc_hdr(const struct common_firmware_header *hdr)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
49*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	DRM_DEBUG("MC\n");
52*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (version_major == 1) {
55*4882a593Smuzhiyun 		const struct mc_firmware_header_v1_0 *mc_hdr =
56*4882a593Smuzhiyun 			container_of(hdr, struct mc_firmware_header_v1_0, header);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		DRM_DEBUG("io_debug_size_bytes: %u\n",
59*4882a593Smuzhiyun 			  le32_to_cpu(mc_hdr->io_debug_size_bytes));
60*4882a593Smuzhiyun 		DRM_DEBUG("io_debug_array_offset_bytes: %u\n",
61*4882a593Smuzhiyun 			  le32_to_cpu(mc_hdr->io_debug_array_offset_bytes));
62*4882a593Smuzhiyun 	} else {
63*4882a593Smuzhiyun 		DRM_ERROR("Unknown MC ucode version: %u.%u\n", version_major, version_minor);
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
amdgpu_ucode_print_smc_hdr(const struct common_firmware_header * hdr)67*4882a593Smuzhiyun void amdgpu_ucode_print_smc_hdr(const struct common_firmware_header *hdr)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
70*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	DRM_DEBUG("SMC\n");
73*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (version_major == 1) {
76*4882a593Smuzhiyun 		const struct smc_firmware_header_v1_0 *smc_hdr =
77*4882a593Smuzhiyun 			container_of(hdr, struct smc_firmware_header_v1_0, header);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 		DRM_DEBUG("ucode_start_addr: %u\n", le32_to_cpu(smc_hdr->ucode_start_addr));
80*4882a593Smuzhiyun 	} else if (version_major == 2) {
81*4882a593Smuzhiyun 		const struct smc_firmware_header_v1_0 *v1_hdr =
82*4882a593Smuzhiyun 			container_of(hdr, struct smc_firmware_header_v1_0, header);
83*4882a593Smuzhiyun 		const struct smc_firmware_header_v2_0 *v2_hdr =
84*4882a593Smuzhiyun 			container_of(v1_hdr, struct smc_firmware_header_v2_0, v1_0);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		DRM_DEBUG("ppt_offset_bytes: %u\n", le32_to_cpu(v2_hdr->ppt_offset_bytes));
87*4882a593Smuzhiyun 		DRM_DEBUG("ppt_size_bytes: %u\n", le32_to_cpu(v2_hdr->ppt_size_bytes));
88*4882a593Smuzhiyun 	} else {
89*4882a593Smuzhiyun 		DRM_ERROR("Unknown SMC ucode version: %u.%u\n", version_major, version_minor);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
amdgpu_ucode_print_gfx_hdr(const struct common_firmware_header * hdr)93*4882a593Smuzhiyun void amdgpu_ucode_print_gfx_hdr(const struct common_firmware_header *hdr)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
96*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	DRM_DEBUG("GFX\n");
99*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (version_major == 1) {
102*4882a593Smuzhiyun 		const struct gfx_firmware_header_v1_0 *gfx_hdr =
103*4882a593Smuzhiyun 			container_of(hdr, struct gfx_firmware_header_v1_0, header);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		DRM_DEBUG("ucode_feature_version: %u\n",
106*4882a593Smuzhiyun 			  le32_to_cpu(gfx_hdr->ucode_feature_version));
107*4882a593Smuzhiyun 		DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(gfx_hdr->jt_offset));
108*4882a593Smuzhiyun 		DRM_DEBUG("jt_size: %u\n", le32_to_cpu(gfx_hdr->jt_size));
109*4882a593Smuzhiyun 	} else {
110*4882a593Smuzhiyun 		DRM_ERROR("Unknown GFX ucode version: %u.%u\n", version_major, version_minor);
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
amdgpu_ucode_print_rlc_hdr(const struct common_firmware_header * hdr)114*4882a593Smuzhiyun void amdgpu_ucode_print_rlc_hdr(const struct common_firmware_header *hdr)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
117*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	DRM_DEBUG("RLC\n");
120*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (version_major == 1) {
123*4882a593Smuzhiyun 		const struct rlc_firmware_header_v1_0 *rlc_hdr =
124*4882a593Smuzhiyun 			container_of(hdr, struct rlc_firmware_header_v1_0, header);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		DRM_DEBUG("ucode_feature_version: %u\n",
127*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->ucode_feature_version));
128*4882a593Smuzhiyun 		DRM_DEBUG("save_and_restore_offset: %u\n",
129*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->save_and_restore_offset));
130*4882a593Smuzhiyun 		DRM_DEBUG("clear_state_descriptor_offset: %u\n",
131*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
132*4882a593Smuzhiyun 		DRM_DEBUG("avail_scratch_ram_locations: %u\n",
133*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
134*4882a593Smuzhiyun 		DRM_DEBUG("master_pkt_description_offset: %u\n",
135*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->master_pkt_description_offset));
136*4882a593Smuzhiyun 	} else if (version_major == 2) {
137*4882a593Smuzhiyun 		const struct rlc_firmware_header_v2_0 *rlc_hdr =
138*4882a593Smuzhiyun 			container_of(hdr, struct rlc_firmware_header_v2_0, header);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		DRM_DEBUG("ucode_feature_version: %u\n",
141*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->ucode_feature_version));
142*4882a593Smuzhiyun 		DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(rlc_hdr->jt_offset));
143*4882a593Smuzhiyun 		DRM_DEBUG("jt_size: %u\n", le32_to_cpu(rlc_hdr->jt_size));
144*4882a593Smuzhiyun 		DRM_DEBUG("save_and_restore_offset: %u\n",
145*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->save_and_restore_offset));
146*4882a593Smuzhiyun 		DRM_DEBUG("clear_state_descriptor_offset: %u\n",
147*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
148*4882a593Smuzhiyun 		DRM_DEBUG("avail_scratch_ram_locations: %u\n",
149*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
150*4882a593Smuzhiyun 		DRM_DEBUG("reg_restore_list_size: %u\n",
151*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_restore_list_size));
152*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_start: %u\n",
153*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_start));
154*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_separate_start: %u\n",
155*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_separate_start));
156*4882a593Smuzhiyun 		DRM_DEBUG("starting_offsets_start: %u\n",
157*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->starting_offsets_start));
158*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_size_bytes: %u\n",
159*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_size_bytes));
160*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_array_offset_bytes: %u\n",
161*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
162*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_size_bytes: %u\n",
163*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_size_bytes));
164*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_array_offset_bytes: %u\n",
165*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
166*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_separate_size_bytes: %u\n",
167*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_separate_size_bytes));
168*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_format_separate_array_offset_bytes: %u\n",
169*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_format_separate_array_offset_bytes));
170*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_separate_size_bytes: %u\n",
171*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_separate_size_bytes));
172*4882a593Smuzhiyun 		DRM_DEBUG("reg_list_separate_array_offset_bytes: %u\n",
173*4882a593Smuzhiyun 			  le32_to_cpu(rlc_hdr->reg_list_separate_array_offset_bytes));
174*4882a593Smuzhiyun 		if (version_minor == 1) {
175*4882a593Smuzhiyun 			const struct rlc_firmware_header_v2_1 *v2_1 =
176*4882a593Smuzhiyun 				container_of(rlc_hdr, struct rlc_firmware_header_v2_1, v2_0);
177*4882a593Smuzhiyun 			DRM_DEBUG("reg_list_format_direct_reg_list_length: %u\n",
178*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->reg_list_format_direct_reg_list_length));
179*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_cntl_ucode_ver: %u\n",
180*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_cntl_ucode_ver));
181*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_cntl_feature_ver: %u\n",
182*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_cntl_feature_ver));
183*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_cntl_size_bytes %u\n",
184*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_cntl_size_bytes));
185*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_cntl_offset_bytes: %u\n",
186*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_cntl_offset_bytes));
187*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_gpm_ucode_ver: %u\n",
188*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_gpm_ucode_ver));
189*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_gpm_feature_ver: %u\n",
190*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_gpm_feature_ver));
191*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_gpm_size_bytes %u\n",
192*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_gpm_size_bytes));
193*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_gpm_offset_bytes: %u\n",
194*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_gpm_offset_bytes));
195*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_srm_ucode_ver: %u\n",
196*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_srm_ucode_ver));
197*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_srm_feature_ver: %u\n",
198*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_srm_feature_ver));
199*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_srm_size_bytes %u\n",
200*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_srm_size_bytes));
201*4882a593Smuzhiyun 			DRM_DEBUG("save_restore_list_srm_offset_bytes: %u\n",
202*4882a593Smuzhiyun 				  le32_to_cpu(v2_1->save_restore_list_srm_offset_bytes));
203*4882a593Smuzhiyun 		}
204*4882a593Smuzhiyun 	} else {
205*4882a593Smuzhiyun 		DRM_ERROR("Unknown RLC ucode version: %u.%u\n", version_major, version_minor);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
amdgpu_ucode_print_sdma_hdr(const struct common_firmware_header * hdr)209*4882a593Smuzhiyun void amdgpu_ucode_print_sdma_hdr(const struct common_firmware_header *hdr)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
212*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	DRM_DEBUG("SDMA\n");
215*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (version_major == 1) {
218*4882a593Smuzhiyun 		const struct sdma_firmware_header_v1_0 *sdma_hdr =
219*4882a593Smuzhiyun 			container_of(hdr, struct sdma_firmware_header_v1_0, header);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		DRM_DEBUG("ucode_feature_version: %u\n",
222*4882a593Smuzhiyun 			  le32_to_cpu(sdma_hdr->ucode_feature_version));
223*4882a593Smuzhiyun 		DRM_DEBUG("ucode_change_version: %u\n",
224*4882a593Smuzhiyun 			  le32_to_cpu(sdma_hdr->ucode_change_version));
225*4882a593Smuzhiyun 		DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(sdma_hdr->jt_offset));
226*4882a593Smuzhiyun 		DRM_DEBUG("jt_size: %u\n", le32_to_cpu(sdma_hdr->jt_size));
227*4882a593Smuzhiyun 		if (version_minor >= 1) {
228*4882a593Smuzhiyun 			const struct sdma_firmware_header_v1_1 *sdma_v1_1_hdr =
229*4882a593Smuzhiyun 				container_of(sdma_hdr, struct sdma_firmware_header_v1_1, v1_0);
230*4882a593Smuzhiyun 			DRM_DEBUG("digest_size: %u\n", le32_to_cpu(sdma_v1_1_hdr->digest_size));
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 	} else {
233*4882a593Smuzhiyun 		DRM_ERROR("Unknown SDMA ucode version: %u.%u\n",
234*4882a593Smuzhiyun 			  version_major, version_minor);
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
amdgpu_ucode_print_psp_hdr(const struct common_firmware_header * hdr)238*4882a593Smuzhiyun void amdgpu_ucode_print_psp_hdr(const struct common_firmware_header *hdr)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
241*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	DRM_DEBUG("PSP\n");
244*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (version_major == 1) {
247*4882a593Smuzhiyun 		const struct psp_firmware_header_v1_0 *psp_hdr =
248*4882a593Smuzhiyun 			container_of(hdr, struct psp_firmware_header_v1_0, header);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		DRM_DEBUG("ucode_feature_version: %u\n",
251*4882a593Smuzhiyun 			  le32_to_cpu(psp_hdr->ucode_feature_version));
252*4882a593Smuzhiyun 		DRM_DEBUG("sos_offset_bytes: %u\n",
253*4882a593Smuzhiyun 			  le32_to_cpu(psp_hdr->sos_offset_bytes));
254*4882a593Smuzhiyun 		DRM_DEBUG("sos_size_bytes: %u\n",
255*4882a593Smuzhiyun 			  le32_to_cpu(psp_hdr->sos_size_bytes));
256*4882a593Smuzhiyun 		if (version_minor == 1) {
257*4882a593Smuzhiyun 			const struct psp_firmware_header_v1_1 *psp_hdr_v1_1 =
258*4882a593Smuzhiyun 				container_of(psp_hdr, struct psp_firmware_header_v1_1, v1_0);
259*4882a593Smuzhiyun 			DRM_DEBUG("toc_header_version: %u\n",
260*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->toc_header_version));
261*4882a593Smuzhiyun 			DRM_DEBUG("toc_offset_bytes: %u\n",
262*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->toc_offset_bytes));
263*4882a593Smuzhiyun 			DRM_DEBUG("toc_size_bytes: %u\n",
264*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->toc_size_bytes));
265*4882a593Smuzhiyun 			DRM_DEBUG("kdb_header_version: %u\n",
266*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->kdb_header_version));
267*4882a593Smuzhiyun 			DRM_DEBUG("kdb_offset_bytes: %u\n",
268*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->kdb_offset_bytes));
269*4882a593Smuzhiyun 			DRM_DEBUG("kdb_size_bytes: %u\n",
270*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_1->kdb_size_bytes));
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 		if (version_minor == 2) {
273*4882a593Smuzhiyun 			const struct psp_firmware_header_v1_2 *psp_hdr_v1_2 =
274*4882a593Smuzhiyun 				container_of(psp_hdr, struct psp_firmware_header_v1_2, v1_0);
275*4882a593Smuzhiyun 			DRM_DEBUG("kdb_header_version: %u\n",
276*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_2->kdb_header_version));
277*4882a593Smuzhiyun 			DRM_DEBUG("kdb_offset_bytes: %u\n",
278*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_2->kdb_offset_bytes));
279*4882a593Smuzhiyun 			DRM_DEBUG("kdb_size_bytes: %u\n",
280*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_2->kdb_size_bytes));
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 		if (version_minor == 3) {
283*4882a593Smuzhiyun 			const struct psp_firmware_header_v1_1 *psp_hdr_v1_1 =
284*4882a593Smuzhiyun 				container_of(psp_hdr, struct psp_firmware_header_v1_1, v1_0);
285*4882a593Smuzhiyun 			const struct psp_firmware_header_v1_3 *psp_hdr_v1_3 =
286*4882a593Smuzhiyun 				container_of(psp_hdr_v1_1, struct psp_firmware_header_v1_3, v1_1);
287*4882a593Smuzhiyun 			DRM_DEBUG("toc_header_version: %u\n",
288*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.toc_header_version));
289*4882a593Smuzhiyun 			DRM_DEBUG("toc_offset_bytes: %u\n",
290*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.toc_offset_bytes));
291*4882a593Smuzhiyun 			DRM_DEBUG("toc_size_bytes: %u\n",
292*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.toc_size_bytes));
293*4882a593Smuzhiyun 			DRM_DEBUG("kdb_header_version: %u\n",
294*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.kdb_header_version));
295*4882a593Smuzhiyun 			DRM_DEBUG("kdb_offset_bytes: %u\n",
296*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.kdb_offset_bytes));
297*4882a593Smuzhiyun 			DRM_DEBUG("kdb_size_bytes: %u\n",
298*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->v1_1.kdb_size_bytes));
299*4882a593Smuzhiyun 			DRM_DEBUG("spl_header_version: %u\n",
300*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->spl_header_version));
301*4882a593Smuzhiyun 			DRM_DEBUG("spl_offset_bytes: %u\n",
302*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->spl_offset_bytes));
303*4882a593Smuzhiyun 			DRM_DEBUG("spl_size_bytes: %u\n",
304*4882a593Smuzhiyun 				  le32_to_cpu(psp_hdr_v1_3->spl_size_bytes));
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 	} else {
307*4882a593Smuzhiyun 		DRM_ERROR("Unknown PSP ucode version: %u.%u\n",
308*4882a593Smuzhiyun 			  version_major, version_minor);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
amdgpu_ucode_print_gpu_info_hdr(const struct common_firmware_header * hdr)312*4882a593Smuzhiyun void amdgpu_ucode_print_gpu_info_hdr(const struct common_firmware_header *hdr)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	uint16_t version_major = le16_to_cpu(hdr->header_version_major);
315*4882a593Smuzhiyun 	uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	DRM_DEBUG("GPU_INFO\n");
318*4882a593Smuzhiyun 	amdgpu_ucode_print_common_hdr(hdr);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (version_major == 1) {
321*4882a593Smuzhiyun 		const struct gpu_info_firmware_header_v1_0 *gpu_info_hdr =
322*4882a593Smuzhiyun 			container_of(hdr, struct gpu_info_firmware_header_v1_0, header);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		DRM_DEBUG("version_major: %u\n",
325*4882a593Smuzhiyun 			  le16_to_cpu(gpu_info_hdr->version_major));
326*4882a593Smuzhiyun 		DRM_DEBUG("version_minor: %u\n",
327*4882a593Smuzhiyun 			  le16_to_cpu(gpu_info_hdr->version_minor));
328*4882a593Smuzhiyun 	} else {
329*4882a593Smuzhiyun 		DRM_ERROR("Unknown gpu_info ucode version: %u.%u\n", version_major, version_minor);
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
amdgpu_ucode_validate(const struct firmware * fw)333*4882a593Smuzhiyun int amdgpu_ucode_validate(const struct firmware *fw)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	const struct common_firmware_header *hdr =
336*4882a593Smuzhiyun 		(const struct common_firmware_header *)fw->data;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (fw->size == le32_to_cpu(hdr->size_bytes))
339*4882a593Smuzhiyun 		return 0;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return -EINVAL;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
amdgpu_ucode_hdr_version(union amdgpu_firmware_header * hdr,uint16_t hdr_major,uint16_t hdr_minor)344*4882a593Smuzhiyun bool amdgpu_ucode_hdr_version(union amdgpu_firmware_header *hdr,
345*4882a593Smuzhiyun 				uint16_t hdr_major, uint16_t hdr_minor)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	if ((hdr->common.header_version_major == hdr_major) &&
348*4882a593Smuzhiyun 		(hdr->common.header_version_minor == hdr_minor))
349*4882a593Smuzhiyun 		return false;
350*4882a593Smuzhiyun 	return true;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun enum amdgpu_firmware_load_type
amdgpu_ucode_get_load_type(struct amdgpu_device * adev,int load_type)354*4882a593Smuzhiyun amdgpu_ucode_get_load_type(struct amdgpu_device *adev, int load_type)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	switch (adev->asic_type) {
357*4882a593Smuzhiyun #ifdef CONFIG_DRM_AMDGPU_SI
358*4882a593Smuzhiyun 	case CHIP_TAHITI:
359*4882a593Smuzhiyun 	case CHIP_PITCAIRN:
360*4882a593Smuzhiyun 	case CHIP_VERDE:
361*4882a593Smuzhiyun 	case CHIP_OLAND:
362*4882a593Smuzhiyun 	case CHIP_HAINAN:
363*4882a593Smuzhiyun 		return AMDGPU_FW_LOAD_DIRECT;
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun #ifdef CONFIG_DRM_AMDGPU_CIK
366*4882a593Smuzhiyun 	case CHIP_BONAIRE:
367*4882a593Smuzhiyun 	case CHIP_KAVERI:
368*4882a593Smuzhiyun 	case CHIP_KABINI:
369*4882a593Smuzhiyun 	case CHIP_HAWAII:
370*4882a593Smuzhiyun 	case CHIP_MULLINS:
371*4882a593Smuzhiyun 		return AMDGPU_FW_LOAD_DIRECT;
372*4882a593Smuzhiyun #endif
373*4882a593Smuzhiyun 	case CHIP_TOPAZ:
374*4882a593Smuzhiyun 	case CHIP_TONGA:
375*4882a593Smuzhiyun 	case CHIP_FIJI:
376*4882a593Smuzhiyun 	case CHIP_CARRIZO:
377*4882a593Smuzhiyun 	case CHIP_STONEY:
378*4882a593Smuzhiyun 	case CHIP_POLARIS10:
379*4882a593Smuzhiyun 	case CHIP_POLARIS11:
380*4882a593Smuzhiyun 	case CHIP_POLARIS12:
381*4882a593Smuzhiyun 	case CHIP_VEGAM:
382*4882a593Smuzhiyun 		return AMDGPU_FW_LOAD_SMU;
383*4882a593Smuzhiyun 	case CHIP_VEGA10:
384*4882a593Smuzhiyun 	case CHIP_RAVEN:
385*4882a593Smuzhiyun 	case CHIP_VEGA12:
386*4882a593Smuzhiyun 	case CHIP_VEGA20:
387*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
388*4882a593Smuzhiyun 	case CHIP_RENOIR:
389*4882a593Smuzhiyun 	case CHIP_NAVI10:
390*4882a593Smuzhiyun 	case CHIP_NAVI14:
391*4882a593Smuzhiyun 	case CHIP_NAVI12:
392*4882a593Smuzhiyun 	case CHIP_SIENNA_CICHLID:
393*4882a593Smuzhiyun 	case CHIP_NAVY_FLOUNDER:
394*4882a593Smuzhiyun 		if (!load_type)
395*4882a593Smuzhiyun 			return AMDGPU_FW_LOAD_DIRECT;
396*4882a593Smuzhiyun 		else
397*4882a593Smuzhiyun 			return AMDGPU_FW_LOAD_PSP;
398*4882a593Smuzhiyun 	default:
399*4882a593Smuzhiyun 		DRM_ERROR("Unknown firmware load type\n");
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return AMDGPU_FW_LOAD_DIRECT;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define FW_VERSION_ATTR(name, mode, field)				\
406*4882a593Smuzhiyun static ssize_t show_##name(struct device *dev,				\
407*4882a593Smuzhiyun 			  struct device_attribute *attr,		\
408*4882a593Smuzhiyun 			  char *buf)					\
409*4882a593Smuzhiyun {									\
410*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);			\
411*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);			\
412*4882a593Smuzhiyun 									\
413*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "0x%08x\n", adev->field);	\
414*4882a593Smuzhiyun }									\
415*4882a593Smuzhiyun static DEVICE_ATTR(name, mode, show_##name, NULL)
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun FW_VERSION_ATTR(vce_fw_version, 0444, vce.fw_version);
418*4882a593Smuzhiyun FW_VERSION_ATTR(uvd_fw_version, 0444, uvd.fw_version);
419*4882a593Smuzhiyun FW_VERSION_ATTR(mc_fw_version, 0444, gmc.fw_version);
420*4882a593Smuzhiyun FW_VERSION_ATTR(me_fw_version, 0444, gfx.me_fw_version);
421*4882a593Smuzhiyun FW_VERSION_ATTR(pfp_fw_version, 0444, gfx.pfp_fw_version);
422*4882a593Smuzhiyun FW_VERSION_ATTR(ce_fw_version, 0444, gfx.ce_fw_version);
423*4882a593Smuzhiyun FW_VERSION_ATTR(rlc_fw_version, 0444, gfx.rlc_fw_version);
424*4882a593Smuzhiyun FW_VERSION_ATTR(rlc_srlc_fw_version, 0444, gfx.rlc_srlc_fw_version);
425*4882a593Smuzhiyun FW_VERSION_ATTR(rlc_srlg_fw_version, 0444, gfx.rlc_srlg_fw_version);
426*4882a593Smuzhiyun FW_VERSION_ATTR(rlc_srls_fw_version, 0444, gfx.rlc_srls_fw_version);
427*4882a593Smuzhiyun FW_VERSION_ATTR(mec_fw_version, 0444, gfx.mec_fw_version);
428*4882a593Smuzhiyun FW_VERSION_ATTR(mec2_fw_version, 0444, gfx.mec2_fw_version);
429*4882a593Smuzhiyun FW_VERSION_ATTR(sos_fw_version, 0444, psp.sos_fw_version);
430*4882a593Smuzhiyun FW_VERSION_ATTR(asd_fw_version, 0444, psp.asd_fw_version);
431*4882a593Smuzhiyun FW_VERSION_ATTR(ta_ras_fw_version, 0444, psp.ta_ras_ucode_version);
432*4882a593Smuzhiyun FW_VERSION_ATTR(ta_xgmi_fw_version, 0444, psp.ta_xgmi_ucode_version);
433*4882a593Smuzhiyun FW_VERSION_ATTR(smc_fw_version, 0444, pm.fw_version);
434*4882a593Smuzhiyun FW_VERSION_ATTR(sdma_fw_version, 0444, sdma.instance[0].fw_version);
435*4882a593Smuzhiyun FW_VERSION_ATTR(sdma2_fw_version, 0444, sdma.instance[1].fw_version);
436*4882a593Smuzhiyun FW_VERSION_ATTR(vcn_fw_version, 0444, vcn.fw_version);
437*4882a593Smuzhiyun FW_VERSION_ATTR(dmcu_fw_version, 0444, dm.dmcu_fw_version);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static struct attribute *fw_attrs[] = {
440*4882a593Smuzhiyun 	&dev_attr_vce_fw_version.attr, &dev_attr_uvd_fw_version.attr,
441*4882a593Smuzhiyun 	&dev_attr_mc_fw_version.attr, &dev_attr_me_fw_version.attr,
442*4882a593Smuzhiyun 	&dev_attr_pfp_fw_version.attr, &dev_attr_ce_fw_version.attr,
443*4882a593Smuzhiyun 	&dev_attr_rlc_fw_version.attr, &dev_attr_rlc_srlc_fw_version.attr,
444*4882a593Smuzhiyun 	&dev_attr_rlc_srlg_fw_version.attr, &dev_attr_rlc_srls_fw_version.attr,
445*4882a593Smuzhiyun 	&dev_attr_mec_fw_version.attr, &dev_attr_mec2_fw_version.attr,
446*4882a593Smuzhiyun 	&dev_attr_sos_fw_version.attr, &dev_attr_asd_fw_version.attr,
447*4882a593Smuzhiyun 	&dev_attr_ta_ras_fw_version.attr, &dev_attr_ta_xgmi_fw_version.attr,
448*4882a593Smuzhiyun 	&dev_attr_smc_fw_version.attr, &dev_attr_sdma_fw_version.attr,
449*4882a593Smuzhiyun 	&dev_attr_sdma2_fw_version.attr, &dev_attr_vcn_fw_version.attr,
450*4882a593Smuzhiyun 	&dev_attr_dmcu_fw_version.attr, NULL
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static const struct attribute_group fw_attr_group = {
454*4882a593Smuzhiyun 	.name = "fw_version",
455*4882a593Smuzhiyun 	.attrs = fw_attrs
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
amdgpu_ucode_sysfs_init(struct amdgpu_device * adev)458*4882a593Smuzhiyun int amdgpu_ucode_sysfs_init(struct amdgpu_device *adev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	return sysfs_create_group(&adev->dev->kobj, &fw_attr_group);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
amdgpu_ucode_sysfs_fini(struct amdgpu_device * adev)463*4882a593Smuzhiyun void amdgpu_ucode_sysfs_fini(struct amdgpu_device *adev)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	sysfs_remove_group(&adev->dev->kobj, &fw_attr_group);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
amdgpu_ucode_init_single_fw(struct amdgpu_device * adev,struct amdgpu_firmware_info * ucode,uint64_t mc_addr,void * kptr)468*4882a593Smuzhiyun static int amdgpu_ucode_init_single_fw(struct amdgpu_device *adev,
469*4882a593Smuzhiyun 				       struct amdgpu_firmware_info *ucode,
470*4882a593Smuzhiyun 				       uint64_t mc_addr, void *kptr)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	const struct common_firmware_header *header = NULL;
473*4882a593Smuzhiyun 	const struct gfx_firmware_header_v1_0 *cp_hdr = NULL;
474*4882a593Smuzhiyun 	const struct dmcu_firmware_header_v1_0 *dmcu_hdr = NULL;
475*4882a593Smuzhiyun 	const struct dmcub_firmware_header_v1_0 *dmcub_hdr = NULL;
476*4882a593Smuzhiyun 	const struct mes_firmware_header_v1_0 *mes_hdr = NULL;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (NULL == ucode->fw)
479*4882a593Smuzhiyun 		return 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ucode->mc_addr = mc_addr;
482*4882a593Smuzhiyun 	ucode->kaddr = kptr;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (ucode->ucode_id == AMDGPU_UCODE_ID_STORAGE)
485*4882a593Smuzhiyun 		return 0;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	header = (const struct common_firmware_header *)ucode->fw->data;
488*4882a593Smuzhiyun 	cp_hdr = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
489*4882a593Smuzhiyun 	dmcu_hdr = (const struct dmcu_firmware_header_v1_0 *)ucode->fw->data;
490*4882a593Smuzhiyun 	dmcub_hdr = (const struct dmcub_firmware_header_v1_0 *)ucode->fw->data;
491*4882a593Smuzhiyun 	mes_hdr = (const struct mes_firmware_header_v1_0 *)ucode->fw->data;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP ||
494*4882a593Smuzhiyun 	    (ucode->ucode_id != AMDGPU_UCODE_ID_CP_MEC1 &&
495*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_CP_MEC2 &&
496*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_CP_MEC1_JT &&
497*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_CP_MEC2_JT &&
498*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_CP_MES &&
499*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_CP_MES_DATA &&
500*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL &&
501*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM &&
502*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM &&
503*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_RLC_IRAM &&
504*4882a593Smuzhiyun 	     ucode->ucode_id != AMDGPU_UCODE_ID_RLC_DRAM &&
505*4882a593Smuzhiyun 		 ucode->ucode_id != AMDGPU_UCODE_ID_DMCU_ERAM &&
506*4882a593Smuzhiyun 		 ucode->ucode_id != AMDGPU_UCODE_ID_DMCU_INTV &&
507*4882a593Smuzhiyun 		 ucode->ucode_id != AMDGPU_UCODE_ID_DMCUB)) {
508*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
511*4882a593Smuzhiyun 					      le32_to_cpu(header->ucode_array_offset_bytes)),
512*4882a593Smuzhiyun 		       ucode->ucode_size);
513*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1 ||
514*4882a593Smuzhiyun 		   ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2) {
515*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes) -
516*4882a593Smuzhiyun 			le32_to_cpu(cp_hdr->jt_size) * 4;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
519*4882a593Smuzhiyun 					      le32_to_cpu(header->ucode_array_offset_bytes)),
520*4882a593Smuzhiyun 		       ucode->ucode_size);
521*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1_JT ||
522*4882a593Smuzhiyun 		   ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2_JT) {
523*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(cp_hdr->jt_size) * 4;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
526*4882a593Smuzhiyun 					      le32_to_cpu(header->ucode_array_offset_bytes) +
527*4882a593Smuzhiyun 					      le32_to_cpu(cp_hdr->jt_offset) * 4),
528*4882a593Smuzhiyun 		       ucode->ucode_size);
529*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_DMCU_ERAM) {
530*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes) -
531*4882a593Smuzhiyun 				le32_to_cpu(dmcu_hdr->intv_size_bytes);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
534*4882a593Smuzhiyun 					      le32_to_cpu(header->ucode_array_offset_bytes)),
535*4882a593Smuzhiyun 		       ucode->ucode_size);
536*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_DMCU_INTV) {
537*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(dmcu_hdr->intv_size_bytes);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)ucode->fw->data +
540*4882a593Smuzhiyun 					      le32_to_cpu(header->ucode_array_offset_bytes) +
541*4882a593Smuzhiyun 					      le32_to_cpu(dmcu_hdr->intv_offset_bytes)),
542*4882a593Smuzhiyun 		       ucode->ucode_size);
543*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_DMCUB) {
544*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(dmcub_hdr->inst_const_bytes);
545*4882a593Smuzhiyun 		memcpy(ucode->kaddr,
546*4882a593Smuzhiyun 		       (void *)((uint8_t *)ucode->fw->data +
547*4882a593Smuzhiyun 				le32_to_cpu(header->ucode_array_offset_bytes)),
548*4882a593Smuzhiyun 		       ucode->ucode_size);
549*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL) {
550*4882a593Smuzhiyun 		ucode->ucode_size = adev->gfx.rlc.save_restore_list_cntl_size_bytes;
551*4882a593Smuzhiyun 		memcpy(ucode->kaddr, adev->gfx.rlc.save_restore_list_cntl,
552*4882a593Smuzhiyun 		       ucode->ucode_size);
553*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM) {
554*4882a593Smuzhiyun 		ucode->ucode_size = adev->gfx.rlc.save_restore_list_gpm_size_bytes;
555*4882a593Smuzhiyun 		memcpy(ucode->kaddr, adev->gfx.rlc.save_restore_list_gpm,
556*4882a593Smuzhiyun 		       ucode->ucode_size);
557*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM) {
558*4882a593Smuzhiyun 		ucode->ucode_size = adev->gfx.rlc.save_restore_list_srm_size_bytes;
559*4882a593Smuzhiyun 		memcpy(ucode->kaddr, adev->gfx.rlc.save_restore_list_srm,
560*4882a593Smuzhiyun 		       ucode->ucode_size);
561*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_RLC_IRAM) {
562*4882a593Smuzhiyun 		ucode->ucode_size = adev->gfx.rlc.rlc_iram_ucode_size_bytes;
563*4882a593Smuzhiyun 		memcpy(ucode->kaddr, adev->gfx.rlc.rlc_iram_ucode,
564*4882a593Smuzhiyun 		       ucode->ucode_size);
565*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_RLC_DRAM) {
566*4882a593Smuzhiyun 		ucode->ucode_size = adev->gfx.rlc.rlc_dram_ucode_size_bytes;
567*4882a593Smuzhiyun 		memcpy(ucode->kaddr, adev->gfx.rlc.rlc_dram_ucode,
568*4882a593Smuzhiyun 		       ucode->ucode_size);
569*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MES) {
570*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_size_bytes);
571*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)adev->mes.fw->data +
572*4882a593Smuzhiyun 			      le32_to_cpu(mes_hdr->mes_ucode_offset_bytes)),
573*4882a593Smuzhiyun 		       ucode->ucode_size);
574*4882a593Smuzhiyun 	} else if (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MES_DATA) {
575*4882a593Smuzhiyun 		ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes);
576*4882a593Smuzhiyun 		memcpy(ucode->kaddr, (void *)((uint8_t *)adev->mes.fw->data +
577*4882a593Smuzhiyun 			      le32_to_cpu(mes_hdr->mes_ucode_data_offset_bytes)),
578*4882a593Smuzhiyun 		       ucode->ucode_size);
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
amdgpu_ucode_patch_jt(struct amdgpu_firmware_info * ucode,uint64_t mc_addr,void * kptr)584*4882a593Smuzhiyun static int amdgpu_ucode_patch_jt(struct amdgpu_firmware_info *ucode,
585*4882a593Smuzhiyun 				uint64_t mc_addr, void *kptr)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	const struct gfx_firmware_header_v1_0 *header = NULL;
588*4882a593Smuzhiyun 	const struct common_firmware_header *comm_hdr = NULL;
589*4882a593Smuzhiyun 	uint8_t* src_addr = NULL;
590*4882a593Smuzhiyun 	uint8_t* dst_addr = NULL;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (NULL == ucode->fw)
593*4882a593Smuzhiyun 		return 0;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	comm_hdr = (const struct common_firmware_header *)ucode->fw->data;
596*4882a593Smuzhiyun 	header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
597*4882a593Smuzhiyun 	dst_addr = ucode->kaddr +
598*4882a593Smuzhiyun 			   ALIGN(le32_to_cpu(comm_hdr->ucode_size_bytes),
599*4882a593Smuzhiyun 			   PAGE_SIZE);
600*4882a593Smuzhiyun 	src_addr = (uint8_t *)ucode->fw->data +
601*4882a593Smuzhiyun 			   le32_to_cpu(comm_hdr->ucode_array_offset_bytes) +
602*4882a593Smuzhiyun 			   (le32_to_cpu(header->jt_offset) * 4);
603*4882a593Smuzhiyun 	memcpy(dst_addr, src_addr, le32_to_cpu(header->jt_size) * 4);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
amdgpu_ucode_create_bo(struct amdgpu_device * adev)608*4882a593Smuzhiyun int amdgpu_ucode_create_bo(struct amdgpu_device *adev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_DIRECT) {
611*4882a593Smuzhiyun 		amdgpu_bo_create_kernel(adev, adev->firmware.fw_size, PAGE_SIZE,
612*4882a593Smuzhiyun 			amdgpu_sriov_vf(adev) ? AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT,
613*4882a593Smuzhiyun 			&adev->firmware.fw_buf,
614*4882a593Smuzhiyun 			&adev->firmware.fw_buf_mc,
615*4882a593Smuzhiyun 			&adev->firmware.fw_buf_ptr);
616*4882a593Smuzhiyun 		if (!adev->firmware.fw_buf) {
617*4882a593Smuzhiyun 			dev_err(adev->dev, "failed to create kernel buffer for firmware.fw_buf\n");
618*4882a593Smuzhiyun 			return -ENOMEM;
619*4882a593Smuzhiyun 		} else if (amdgpu_sriov_vf(adev)) {
620*4882a593Smuzhiyun 			memset(adev->firmware.fw_buf_ptr, 0, adev->firmware.fw_size);
621*4882a593Smuzhiyun 		}
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
amdgpu_ucode_free_bo(struct amdgpu_device * adev)626*4882a593Smuzhiyun void amdgpu_ucode_free_bo(struct amdgpu_device *adev)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	amdgpu_bo_free_kernel(&adev->firmware.fw_buf,
629*4882a593Smuzhiyun 		&adev->firmware.fw_buf_mc,
630*4882a593Smuzhiyun 		&adev->firmware.fw_buf_ptr);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
amdgpu_ucode_init_bo(struct amdgpu_device * adev)633*4882a593Smuzhiyun int amdgpu_ucode_init_bo(struct amdgpu_device *adev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	uint64_t fw_offset = 0;
636*4882a593Smuzhiyun 	int i;
637*4882a593Smuzhiyun 	struct amdgpu_firmware_info *ucode = NULL;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun  /* for baremetal, the ucode is allocated in gtt, so don't need to fill the bo when reset/suspend */
640*4882a593Smuzhiyun 	if (!amdgpu_sriov_vf(adev) && (amdgpu_in_reset(adev) || adev->in_suspend))
641*4882a593Smuzhiyun 		return 0;
642*4882a593Smuzhiyun 	/*
643*4882a593Smuzhiyun 	 * if SMU loaded firmware, it needn't add SMC, UVD, and VCE
644*4882a593Smuzhiyun 	 * ucode info here
645*4882a593Smuzhiyun 	 */
646*4882a593Smuzhiyun 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
647*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev))
648*4882a593Smuzhiyun 			adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM - 3;
649*4882a593Smuzhiyun 		else
650*4882a593Smuzhiyun 			adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM - 4;
651*4882a593Smuzhiyun 	} else {
652*4882a593Smuzhiyun 		adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	for (i = 0; i < adev->firmware.max_ucodes; i++) {
656*4882a593Smuzhiyun 		ucode = &adev->firmware.ucode[i];
657*4882a593Smuzhiyun 		if (ucode->fw) {
658*4882a593Smuzhiyun 			amdgpu_ucode_init_single_fw(adev, ucode, adev->firmware.fw_buf_mc + fw_offset,
659*4882a593Smuzhiyun 						    adev->firmware.fw_buf_ptr + fw_offset);
660*4882a593Smuzhiyun 			if (i == AMDGPU_UCODE_ID_CP_MEC1 &&
661*4882a593Smuzhiyun 			    adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
662*4882a593Smuzhiyun 				const struct gfx_firmware_header_v1_0 *cp_hdr;
663*4882a593Smuzhiyun 				cp_hdr = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
664*4882a593Smuzhiyun 				amdgpu_ucode_patch_jt(ucode,  adev->firmware.fw_buf_mc + fw_offset,
665*4882a593Smuzhiyun 						    adev->firmware.fw_buf_ptr + fw_offset);
666*4882a593Smuzhiyun 				fw_offset += ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
667*4882a593Smuzhiyun 			}
668*4882a593Smuzhiyun 			fw_offset += ALIGN(ucode->ucode_size, PAGE_SIZE);
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 	return 0;
672*4882a593Smuzhiyun }
673