xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_rlc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef __AMDGPU_RLC_H__
25*4882a593Smuzhiyun #define __AMDGPU_RLC_H__
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "clearstate_defs.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* firmware ID used in rlc toc */
30*4882a593Smuzhiyun typedef enum _FIRMWARE_ID_ {
31*4882a593Smuzhiyun 	FIRMWARE_ID_INVALID					= 0,
32*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_G_UCODE					= 1,
33*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_TOC					= 2,
34*4882a593Smuzhiyun 	FIRMWARE_ID_RLCG_SCRATCH                                = 3,
35*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_SRM_ARAM                                = 4,
36*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_SRM_INDEX_ADDR                          = 5,
37*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_SRM_INDEX_DATA                          = 6,
38*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_P_UCODE                                 = 7,
39*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_V_UCODE                                 = 8,
40*4882a593Smuzhiyun 	FIRMWARE_ID_RLX6_UCODE                                  = 9,
41*4882a593Smuzhiyun 	FIRMWARE_ID_RLX6_DRAM_BOOT                              = 10,
42*4882a593Smuzhiyun 	FIRMWARE_ID_GLOBAL_TAP_DELAYS                           = 11,
43*4882a593Smuzhiyun 	FIRMWARE_ID_SE0_TAP_DELAYS                              = 12,
44*4882a593Smuzhiyun 	FIRMWARE_ID_SE1_TAP_DELAYS                              = 13,
45*4882a593Smuzhiyun 	FIRMWARE_ID_GLOBAL_SE0_SE1_SKEW_DELAYS                  = 14,
46*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA0_UCODE                                 = 15,
47*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA0_JT                                    = 16,
48*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA1_UCODE                                 = 17,
49*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA1_JT                                    = 18,
50*4882a593Smuzhiyun 	FIRMWARE_ID_CP_CE                                       = 19,
51*4882a593Smuzhiyun 	FIRMWARE_ID_CP_PFP                                      = 20,
52*4882a593Smuzhiyun 	FIRMWARE_ID_CP_ME                                       = 21,
53*4882a593Smuzhiyun 	FIRMWARE_ID_CP_MEC                                      = 22,
54*4882a593Smuzhiyun 	FIRMWARE_ID_CP_MES                                      = 23,
55*4882a593Smuzhiyun 	FIRMWARE_ID_MES_STACK                                   = 24,
56*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_SRM_DRAM_SR                             = 25,
57*4882a593Smuzhiyun 	FIRMWARE_ID_RLCG_SCRATCH_SR                             = 26,
58*4882a593Smuzhiyun 	FIRMWARE_ID_RLCP_SCRATCH_SR                             = 27,
59*4882a593Smuzhiyun 	FIRMWARE_ID_RLCV_SCRATCH_SR                             = 28,
60*4882a593Smuzhiyun 	FIRMWARE_ID_RLX6_DRAM_SR                                = 29,
61*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA0_PG_CONTEXT                            = 30,
62*4882a593Smuzhiyun 	FIRMWARE_ID_SDMA1_PG_CONTEXT                            = 31,
63*4882a593Smuzhiyun 	FIRMWARE_ID_GLOBAL_MUX_SELECT_RAM                       = 32,
64*4882a593Smuzhiyun 	FIRMWARE_ID_SE0_MUX_SELECT_RAM                          = 33,
65*4882a593Smuzhiyun 	FIRMWARE_ID_SE1_MUX_SELECT_RAM                          = 34,
66*4882a593Smuzhiyun 	FIRMWARE_ID_ACCUM_CTRL_RAM                              = 35,
67*4882a593Smuzhiyun 	FIRMWARE_ID_RLCP_CAM                                    = 36,
68*4882a593Smuzhiyun 	FIRMWARE_ID_RLC_SPP_CAM_EXT                             = 37,
69*4882a593Smuzhiyun 	FIRMWARE_ID_MAX                                         = 38,
70*4882a593Smuzhiyun } FIRMWARE_ID;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun typedef struct _RLC_TABLE_OF_CONTENT {
73*4882a593Smuzhiyun 	union {
74*4882a593Smuzhiyun 		unsigned int	DW0;
75*4882a593Smuzhiyun 		struct {
76*4882a593Smuzhiyun 			unsigned int	offset		: 25;
77*4882a593Smuzhiyun 			unsigned int	id		: 7;
78*4882a593Smuzhiyun 		};
79*4882a593Smuzhiyun 	};
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	union {
82*4882a593Smuzhiyun 		unsigned int	DW1;
83*4882a593Smuzhiyun 		struct {
84*4882a593Smuzhiyun 			unsigned int	load_at_boot		: 1;
85*4882a593Smuzhiyun 			unsigned int	load_at_vddgfx		: 1;
86*4882a593Smuzhiyun 			unsigned int	load_at_reset		: 1;
87*4882a593Smuzhiyun 			unsigned int	memory_destination	: 2;
88*4882a593Smuzhiyun 			unsigned int	vfflr_image_code	: 4;
89*4882a593Smuzhiyun 			unsigned int	load_mode_direct	: 1;
90*4882a593Smuzhiyun 			unsigned int	save_for_vddgfx		: 1;
91*4882a593Smuzhiyun 			unsigned int	save_for_vfflr		: 1;
92*4882a593Smuzhiyun 			unsigned int	reserved		: 1;
93*4882a593Smuzhiyun 			unsigned int	signed_source		: 1;
94*4882a593Smuzhiyun 			unsigned int	size			: 18;
95*4882a593Smuzhiyun 		};
96*4882a593Smuzhiyun 	};
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	union {
99*4882a593Smuzhiyun 		unsigned int	DW2;
100*4882a593Smuzhiyun 		struct {
101*4882a593Smuzhiyun 			unsigned int	indirect_addr_reg	: 16;
102*4882a593Smuzhiyun 			unsigned int	index			: 16;
103*4882a593Smuzhiyun 		};
104*4882a593Smuzhiyun 	};
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	union {
107*4882a593Smuzhiyun 		unsigned int	DW3;
108*4882a593Smuzhiyun 		struct {
109*4882a593Smuzhiyun 			unsigned int	indirect_data_reg	: 16;
110*4882a593Smuzhiyun 			unsigned int	indirect_start_offset	: 16;
111*4882a593Smuzhiyun 		};
112*4882a593Smuzhiyun 	};
113*4882a593Smuzhiyun } RLC_TABLE_OF_CONTENT;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define RLC_TOC_MAX_SIZE		64
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct amdgpu_rlc_funcs {
118*4882a593Smuzhiyun 	bool (*is_rlc_enabled)(struct amdgpu_device *adev);
119*4882a593Smuzhiyun 	void (*set_safe_mode)(struct amdgpu_device *adev);
120*4882a593Smuzhiyun 	void (*unset_safe_mode)(struct amdgpu_device *adev);
121*4882a593Smuzhiyun 	int  (*init)(struct amdgpu_device *adev);
122*4882a593Smuzhiyun 	u32  (*get_csb_size)(struct amdgpu_device *adev);
123*4882a593Smuzhiyun 	void (*get_csb_buffer)(struct amdgpu_device *adev, volatile u32 *buffer);
124*4882a593Smuzhiyun 	int  (*get_cp_table_num)(struct amdgpu_device *adev);
125*4882a593Smuzhiyun 	int  (*resume)(struct amdgpu_device *adev);
126*4882a593Smuzhiyun 	void (*stop)(struct amdgpu_device *adev);
127*4882a593Smuzhiyun 	void (*reset)(struct amdgpu_device *adev);
128*4882a593Smuzhiyun 	void (*start)(struct amdgpu_device *adev);
129*4882a593Smuzhiyun 	void (*update_spm_vmid)(struct amdgpu_device *adev, unsigned vmid);
130*4882a593Smuzhiyun 	void (*rlcg_wreg)(struct amdgpu_device *adev, u32 offset, u32 v);
131*4882a593Smuzhiyun 	bool (*is_rlcg_access_range)(struct amdgpu_device *adev, uint32_t reg);
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct amdgpu_rlc {
135*4882a593Smuzhiyun 	/* for power gating */
136*4882a593Smuzhiyun 	struct amdgpu_bo        *save_restore_obj;
137*4882a593Smuzhiyun 	uint64_t                save_restore_gpu_addr;
138*4882a593Smuzhiyun 	volatile uint32_t       *sr_ptr;
139*4882a593Smuzhiyun 	const u32               *reg_list;
140*4882a593Smuzhiyun 	u32                     reg_list_size;
141*4882a593Smuzhiyun 	/* for clear state */
142*4882a593Smuzhiyun 	struct amdgpu_bo        *clear_state_obj;
143*4882a593Smuzhiyun 	uint64_t                clear_state_gpu_addr;
144*4882a593Smuzhiyun 	volatile uint32_t       *cs_ptr;
145*4882a593Smuzhiyun 	const struct cs_section_def   *cs_data;
146*4882a593Smuzhiyun 	u32                     clear_state_size;
147*4882a593Smuzhiyun 	/* for cp tables */
148*4882a593Smuzhiyun 	struct amdgpu_bo        *cp_table_obj;
149*4882a593Smuzhiyun 	uint64_t                cp_table_gpu_addr;
150*4882a593Smuzhiyun 	volatile uint32_t       *cp_table_ptr;
151*4882a593Smuzhiyun 	u32                     cp_table_size;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* safe mode for updating CG/PG state */
154*4882a593Smuzhiyun 	bool in_safe_mode;
155*4882a593Smuzhiyun 	const struct amdgpu_rlc_funcs *funcs;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* for firmware data */
158*4882a593Smuzhiyun 	u32 save_and_restore_offset;
159*4882a593Smuzhiyun 	u32 clear_state_descriptor_offset;
160*4882a593Smuzhiyun 	u32 avail_scratch_ram_locations;
161*4882a593Smuzhiyun 	u32 reg_restore_list_size;
162*4882a593Smuzhiyun 	u32 reg_list_format_start;
163*4882a593Smuzhiyun 	u32 reg_list_format_separate_start;
164*4882a593Smuzhiyun 	u32 starting_offsets_start;
165*4882a593Smuzhiyun 	u32 reg_list_format_size_bytes;
166*4882a593Smuzhiyun 	u32 reg_list_size_bytes;
167*4882a593Smuzhiyun 	u32 reg_list_format_direct_reg_list_length;
168*4882a593Smuzhiyun 	u32 save_restore_list_cntl_size_bytes;
169*4882a593Smuzhiyun 	u32 save_restore_list_gpm_size_bytes;
170*4882a593Smuzhiyun 	u32 save_restore_list_srm_size_bytes;
171*4882a593Smuzhiyun 	u32 rlc_iram_ucode_size_bytes;
172*4882a593Smuzhiyun 	u32 rlc_dram_ucode_size_bytes;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	u32 *register_list_format;
175*4882a593Smuzhiyun 	u32 *register_restore;
176*4882a593Smuzhiyun 	u8 *save_restore_list_cntl;
177*4882a593Smuzhiyun 	u8 *save_restore_list_gpm;
178*4882a593Smuzhiyun 	u8 *save_restore_list_srm;
179*4882a593Smuzhiyun 	u8 *rlc_iram_ucode;
180*4882a593Smuzhiyun 	u8 *rlc_dram_ucode;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	bool is_rlc_v2_1;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* for rlc autoload */
185*4882a593Smuzhiyun 	struct amdgpu_bo	*rlc_autoload_bo;
186*4882a593Smuzhiyun 	u64			rlc_autoload_gpu_addr;
187*4882a593Smuzhiyun 	void			*rlc_autoload_ptr;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* rlc toc buffer */
190*4882a593Smuzhiyun 	struct amdgpu_bo	*rlc_toc_bo;
191*4882a593Smuzhiyun 	uint64_t		rlc_toc_gpu_addr;
192*4882a593Smuzhiyun 	void			*rlc_toc_buf;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun void amdgpu_gfx_rlc_enter_safe_mode(struct amdgpu_device *adev);
196*4882a593Smuzhiyun void amdgpu_gfx_rlc_exit_safe_mode(struct amdgpu_device *adev);
197*4882a593Smuzhiyun int amdgpu_gfx_rlc_init_sr(struct amdgpu_device *adev, u32 dws);
198*4882a593Smuzhiyun int amdgpu_gfx_rlc_init_csb(struct amdgpu_device *adev);
199*4882a593Smuzhiyun int amdgpu_gfx_rlc_init_cpt(struct amdgpu_device *adev);
200*4882a593Smuzhiyun void amdgpu_gfx_rlc_setup_cp_table(struct amdgpu_device *adev);
201*4882a593Smuzhiyun void amdgpu_gfx_rlc_fini(struct amdgpu_device *adev);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #endif
204