1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2016 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Author: Huang Rui
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/firmware.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "amdgpu.h"
30*4882a593Smuzhiyun #include "amdgpu_psp.h"
31*4882a593Smuzhiyun #include "amdgpu_ucode.h"
32*4882a593Smuzhiyun #include "soc15_common.h"
33*4882a593Smuzhiyun #include "psp_v3_1.h"
34*4882a593Smuzhiyun #include "psp_v10_0.h"
35*4882a593Smuzhiyun #include "psp_v11_0.h"
36*4882a593Smuzhiyun #include "psp_v12_0.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "amdgpu_ras.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static int psp_sysfs_init(struct amdgpu_device *adev);
41*4882a593Smuzhiyun static void psp_sysfs_fini(struct amdgpu_device *adev);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static int psp_load_smu_fw(struct psp_context *psp);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * Due to DF Cstate management centralized to PMFW, the firmware
47*4882a593Smuzhiyun * loading sequence will be updated as below:
48*4882a593Smuzhiyun * - Load KDB
49*4882a593Smuzhiyun * - Load SYS_DRV
50*4882a593Smuzhiyun * - Load tOS
51*4882a593Smuzhiyun * - Load PMFW
52*4882a593Smuzhiyun * - Setup TMR
53*4882a593Smuzhiyun * - Load other non-psp fw
54*4882a593Smuzhiyun * - Load ASD
55*4882a593Smuzhiyun * - Load XGMI/RAS/HDCP/DTM TA if any
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * This new sequence is required for
58*4882a593Smuzhiyun * - Arcturus
59*4882a593Smuzhiyun * - Navi12 and onwards
60*4882a593Smuzhiyun */
psp_check_pmfw_centralized_cstate_management(struct psp_context * psp)61*4882a593Smuzhiyun static void psp_check_pmfw_centralized_cstate_management(struct psp_context *psp)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun psp->pmfw_centralized_cstate_management = false;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (amdgpu_sriov_vf(adev))
68*4882a593Smuzhiyun return;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (adev->flags & AMD_IS_APU)
71*4882a593Smuzhiyun return;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if ((adev->asic_type == CHIP_ARCTURUS) ||
74*4882a593Smuzhiyun (adev->asic_type >= CHIP_NAVI12))
75*4882a593Smuzhiyun psp->pmfw_centralized_cstate_management = true;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
psp_early_init(void * handle)78*4882a593Smuzhiyun static int psp_early_init(void *handle)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
81*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun switch (adev->asic_type) {
84*4882a593Smuzhiyun case CHIP_VEGA10:
85*4882a593Smuzhiyun case CHIP_VEGA12:
86*4882a593Smuzhiyun psp_v3_1_set_psp_funcs(psp);
87*4882a593Smuzhiyun psp->autoload_supported = false;
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun case CHIP_RAVEN:
90*4882a593Smuzhiyun psp_v10_0_set_psp_funcs(psp);
91*4882a593Smuzhiyun psp->autoload_supported = false;
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun case CHIP_VEGA20:
94*4882a593Smuzhiyun case CHIP_ARCTURUS:
95*4882a593Smuzhiyun psp_v11_0_set_psp_funcs(psp);
96*4882a593Smuzhiyun psp->autoload_supported = false;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun case CHIP_NAVI10:
99*4882a593Smuzhiyun case CHIP_NAVI14:
100*4882a593Smuzhiyun case CHIP_NAVI12:
101*4882a593Smuzhiyun case CHIP_SIENNA_CICHLID:
102*4882a593Smuzhiyun case CHIP_NAVY_FLOUNDER:
103*4882a593Smuzhiyun psp_v11_0_set_psp_funcs(psp);
104*4882a593Smuzhiyun psp->autoload_supported = true;
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun case CHIP_RENOIR:
107*4882a593Smuzhiyun psp_v12_0_set_psp_funcs(psp);
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun default:
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun psp->adev = adev;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun psp_check_pmfw_centralized_cstate_management(psp);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
psp_memory_training_fini(struct psp_context * psp)120*4882a593Smuzhiyun static void psp_memory_training_fini(struct psp_context *psp)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct psp_memory_training_context *ctx = &psp->mem_train_ctx;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
125*4882a593Smuzhiyun kfree(ctx->sys_cache);
126*4882a593Smuzhiyun ctx->sys_cache = NULL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
psp_memory_training_init(struct psp_context * psp)129*4882a593Smuzhiyun static int psp_memory_training_init(struct psp_context *psp)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun struct psp_memory_training_context *ctx = &psp->mem_train_ctx;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (ctx->init != PSP_MEM_TRAIN_RESERVE_SUCCESS) {
135*4882a593Smuzhiyun DRM_DEBUG("memory training is not supported!\n");
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ctx->sys_cache = kzalloc(ctx->train_data_size, GFP_KERNEL);
140*4882a593Smuzhiyun if (ctx->sys_cache == NULL) {
141*4882a593Smuzhiyun DRM_ERROR("alloc mem_train_ctx.sys_cache failed!\n");
142*4882a593Smuzhiyun ret = -ENOMEM;
143*4882a593Smuzhiyun goto Err_out;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
147*4882a593Smuzhiyun ctx->train_data_size,
148*4882a593Smuzhiyun ctx->p2c_train_data_offset,
149*4882a593Smuzhiyun ctx->c2p_train_data_offset);
150*4882a593Smuzhiyun ctx->init = PSP_MEM_TRAIN_INIT_SUCCESS;
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun Err_out:
154*4882a593Smuzhiyun psp_memory_training_fini(psp);
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
psp_sw_init(void * handle)158*4882a593Smuzhiyun static int psp_sw_init(void *handle)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
161*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
162*4882a593Smuzhiyun int ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (!amdgpu_sriov_vf(adev)) {
165*4882a593Smuzhiyun ret = psp_init_microcode(psp);
166*4882a593Smuzhiyun if (ret) {
167*4882a593Smuzhiyun DRM_ERROR("Failed to load psp firmware!\n");
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = psp_memory_training_init(psp);
173*4882a593Smuzhiyun if (ret) {
174*4882a593Smuzhiyun DRM_ERROR("Failed to initialize memory training!\n");
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun ret = psp_mem_training(psp, PSP_MEM_TRAIN_COLD_BOOT);
178*4882a593Smuzhiyun if (ret) {
179*4882a593Smuzhiyun DRM_ERROR("Failed to process memory training!\n");
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (adev->asic_type == CHIP_NAVI10 || adev->asic_type == CHIP_SIENNA_CICHLID) {
184*4882a593Smuzhiyun ret= psp_sysfs_init(adev);
185*4882a593Smuzhiyun if (ret) {
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
psp_sw_fini(void * handle)193*4882a593Smuzhiyun static int psp_sw_fini(void *handle)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun psp_memory_training_fini(&adev->psp);
198*4882a593Smuzhiyun if (adev->psp.sos_fw) {
199*4882a593Smuzhiyun release_firmware(adev->psp.sos_fw);
200*4882a593Smuzhiyun adev->psp.sos_fw = NULL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun if (adev->psp.asd_fw) {
203*4882a593Smuzhiyun release_firmware(adev->psp.asd_fw);
204*4882a593Smuzhiyun adev->psp.asd_fw = NULL;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun if (adev->psp.ta_fw) {
207*4882a593Smuzhiyun release_firmware(adev->psp.ta_fw);
208*4882a593Smuzhiyun adev->psp.ta_fw = NULL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (adev->asic_type == CHIP_NAVI10 ||
212*4882a593Smuzhiyun adev->asic_type == CHIP_SIENNA_CICHLID)
213*4882a593Smuzhiyun psp_sysfs_fini(adev);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
psp_wait_for(struct psp_context * psp,uint32_t reg_index,uint32_t reg_val,uint32_t mask,bool check_changed)218*4882a593Smuzhiyun int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
219*4882a593Smuzhiyun uint32_t reg_val, uint32_t mask, bool check_changed)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun uint32_t val;
222*4882a593Smuzhiyun int i;
223*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (psp->adev->in_pci_err_recovery)
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun for (i = 0; i < adev->usec_timeout; i++) {
229*4882a593Smuzhiyun val = RREG32(reg_index);
230*4882a593Smuzhiyun if (check_changed) {
231*4882a593Smuzhiyun if (val != reg_val)
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun } else {
234*4882a593Smuzhiyun if ((val & mask) == reg_val)
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun udelay(1);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return -ETIME;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static int
psp_cmd_submit_buf(struct psp_context * psp,struct amdgpu_firmware_info * ucode,struct psp_gfx_cmd_resp * cmd,uint64_t fence_mc_addr)244*4882a593Smuzhiyun psp_cmd_submit_buf(struct psp_context *psp,
245*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode,
246*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun int ret;
249*4882a593Smuzhiyun int index;
250*4882a593Smuzhiyun int timeout = 2000;
251*4882a593Smuzhiyun bool ras_intr = false;
252*4882a593Smuzhiyun bool skip_unsupport = false;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (psp->adev->in_pci_err_recovery)
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun mutex_lock(&psp->mutex);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun index = atomic_inc_return(&psp->fence_value);
264*4882a593Smuzhiyun ret = psp_ring_cmd_submit(psp, psp->cmd_buf_mc_addr, fence_mc_addr, index);
265*4882a593Smuzhiyun if (ret) {
266*4882a593Smuzhiyun atomic_dec(&psp->fence_value);
267*4882a593Smuzhiyun mutex_unlock(&psp->mutex);
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun amdgpu_asic_invalidate_hdp(psp->adev, NULL);
272*4882a593Smuzhiyun while (*((unsigned int *)psp->fence_buf) != index) {
273*4882a593Smuzhiyun if (--timeout == 0)
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * Shouldn't wait for timeout when err_event_athub occurs,
277*4882a593Smuzhiyun * because gpu reset thread triggered and lock resource should
278*4882a593Smuzhiyun * be released for psp resume sequence.
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun ras_intr = amdgpu_ras_intr_triggered();
281*4882a593Smuzhiyun if (ras_intr)
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun msleep(1);
284*4882a593Smuzhiyun amdgpu_asic_invalidate_hdp(psp->adev, NULL);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* We allow TEE_ERROR_NOT_SUPPORTED for VMR command and PSP_ERR_UNKNOWN_COMMAND in SRIOV */
288*4882a593Smuzhiyun skip_unsupport = (psp->cmd_buf_mem->resp.status == TEE_ERROR_NOT_SUPPORTED ||
289*4882a593Smuzhiyun psp->cmd_buf_mem->resp.status == PSP_ERR_UNKNOWN_COMMAND) && amdgpu_sriov_vf(psp->adev);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* In some cases, psp response status is not 0 even there is no
292*4882a593Smuzhiyun * problem while the command is submitted. Some version of PSP FW
293*4882a593Smuzhiyun * doesn't write 0 to that field.
294*4882a593Smuzhiyun * So here we would like to only print a warning instead of an error
295*4882a593Smuzhiyun * during psp initialization to avoid breaking hw_init and it doesn't
296*4882a593Smuzhiyun * return -EINVAL.
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun if (!skip_unsupport && (psp->cmd_buf_mem->resp.status || !timeout) && !ras_intr) {
299*4882a593Smuzhiyun if (ucode)
300*4882a593Smuzhiyun DRM_WARN("failed to load ucode id (%d) ",
301*4882a593Smuzhiyun ucode->ucode_id);
302*4882a593Smuzhiyun DRM_WARN("psp command (0x%X) failed and response status is (0x%X)\n",
303*4882a593Smuzhiyun psp->cmd_buf_mem->cmd_id,
304*4882a593Smuzhiyun psp->cmd_buf_mem->resp.status);
305*4882a593Smuzhiyun if (!timeout) {
306*4882a593Smuzhiyun mutex_unlock(&psp->mutex);
307*4882a593Smuzhiyun return -EINVAL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* get xGMI session id from response buffer */
312*4882a593Smuzhiyun cmd->resp.session_id = psp->cmd_buf_mem->resp.session_id;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (ucode) {
315*4882a593Smuzhiyun ucode->tmr_mc_addr_lo = psp->cmd_buf_mem->resp.fw_addr_lo;
316*4882a593Smuzhiyun ucode->tmr_mc_addr_hi = psp->cmd_buf_mem->resp.fw_addr_hi;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun mutex_unlock(&psp->mutex);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
psp_prep_tmr_cmd_buf(struct psp_context * psp,struct psp_gfx_cmd_resp * cmd,uint64_t tmr_mc,uint32_t size)323*4882a593Smuzhiyun static void psp_prep_tmr_cmd_buf(struct psp_context *psp,
324*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd,
325*4882a593Smuzhiyun uint64_t tmr_mc, uint32_t size)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
328*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_SETUP_VMR;
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
331*4882a593Smuzhiyun cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
332*4882a593Smuzhiyun cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
333*4882a593Smuzhiyun cmd->cmd.cmd_setup_tmr.buf_size = size;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
psp_prep_load_toc_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint64_t pri_buf_mc,uint32_t size)336*4882a593Smuzhiyun static void psp_prep_load_toc_cmd_buf(struct psp_gfx_cmd_resp *cmd,
337*4882a593Smuzhiyun uint64_t pri_buf_mc, uint32_t size)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_LOAD_TOC;
340*4882a593Smuzhiyun cmd->cmd.cmd_load_toc.toc_phy_addr_lo = lower_32_bits(pri_buf_mc);
341*4882a593Smuzhiyun cmd->cmd.cmd_load_toc.toc_phy_addr_hi = upper_32_bits(pri_buf_mc);
342*4882a593Smuzhiyun cmd->cmd.cmd_load_toc.toc_size = size;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Issue LOAD TOC cmd to PSP to part toc and calculate tmr size needed */
psp_load_toc(struct psp_context * psp,uint32_t * tmr_size)346*4882a593Smuzhiyun static int psp_load_toc(struct psp_context *psp,
347*4882a593Smuzhiyun uint32_t *tmr_size)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
353*4882a593Smuzhiyun if (!cmd)
354*4882a593Smuzhiyun return -ENOMEM;
355*4882a593Smuzhiyun /* Copy toc to psp firmware private buffer */
356*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
357*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->toc_start_addr, psp->toc_bin_size);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun psp_prep_load_toc_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->toc_bin_size);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
362*4882a593Smuzhiyun psp->fence_buf_mc_addr);
363*4882a593Smuzhiyun if (!ret)
364*4882a593Smuzhiyun *tmr_size = psp->cmd_buf_mem->resp.tmr_size;
365*4882a593Smuzhiyun kfree(cmd);
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Set up Trusted Memory Region */
psp_tmr_init(struct psp_context * psp)370*4882a593Smuzhiyun static int psp_tmr_init(struct psp_context *psp)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun int ret;
373*4882a593Smuzhiyun int tmr_size;
374*4882a593Smuzhiyun void *tmr_buf;
375*4882a593Smuzhiyun void **pptr;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * According to HW engineer, they prefer the TMR address be "naturally
379*4882a593Smuzhiyun * aligned" , e.g. the start address be an integer divide of TMR size.
380*4882a593Smuzhiyun *
381*4882a593Smuzhiyun * Note: this memory need be reserved till the driver
382*4882a593Smuzhiyun * uninitializes.
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun tmr_size = PSP_TMR_SIZE;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* For ASICs support RLC autoload, psp will parse the toc
387*4882a593Smuzhiyun * and calculate the total size of TMR needed */
388*4882a593Smuzhiyun if (!amdgpu_sriov_vf(psp->adev) &&
389*4882a593Smuzhiyun psp->toc_start_addr &&
390*4882a593Smuzhiyun psp->toc_bin_size &&
391*4882a593Smuzhiyun psp->fw_pri_buf) {
392*4882a593Smuzhiyun ret = psp_load_toc(psp, &tmr_size);
393*4882a593Smuzhiyun if (ret) {
394*4882a593Smuzhiyun DRM_ERROR("Failed to load toc\n");
395*4882a593Smuzhiyun return ret;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
400*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, tmr_size, PSP_TMR_SIZE,
401*4882a593Smuzhiyun AMDGPU_GEM_DOMAIN_VRAM,
402*4882a593Smuzhiyun &psp->tmr_bo, &psp->tmr_mc_addr, pptr);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return ret;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
psp_clear_vf_fw(struct psp_context * psp)407*4882a593Smuzhiyun static int psp_clear_vf_fw(struct psp_context *psp)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun int ret;
410*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!amdgpu_sriov_vf(psp->adev) || psp->adev->asic_type != CHIP_NAVI12)
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
416*4882a593Smuzhiyun if (!cmd)
417*4882a593Smuzhiyun return -ENOMEM;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_CLEAR_VF_FW;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
422*4882a593Smuzhiyun kfree(cmd);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
psp_skip_tmr(struct psp_context * psp)427*4882a593Smuzhiyun static bool psp_skip_tmr(struct psp_context *psp)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun switch (psp->adev->asic_type) {
430*4882a593Smuzhiyun case CHIP_NAVI12:
431*4882a593Smuzhiyun case CHIP_SIENNA_CICHLID:
432*4882a593Smuzhiyun return true;
433*4882a593Smuzhiyun default:
434*4882a593Smuzhiyun return false;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
psp_tmr_load(struct psp_context * psp)438*4882a593Smuzhiyun static int psp_tmr_load(struct psp_context *psp)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun int ret;
441*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* For Navi12 and CHIP_SIENNA_CICHLID SRIOV, do not set up TMR.
444*4882a593Smuzhiyun * Already set up by host driver.
445*4882a593Smuzhiyun */
446*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev) && psp_skip_tmr(psp))
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
450*4882a593Smuzhiyun if (!cmd)
451*4882a593Smuzhiyun return -ENOMEM;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun psp_prep_tmr_cmd_buf(psp, cmd, psp->tmr_mc_addr,
454*4882a593Smuzhiyun amdgpu_bo_size(psp->tmr_bo));
455*4882a593Smuzhiyun DRM_INFO("reserve 0x%lx from 0x%llx for PSP TMR\n",
456*4882a593Smuzhiyun amdgpu_bo_size(psp->tmr_bo), psp->tmr_mc_addr);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
459*4882a593Smuzhiyun psp->fence_buf_mc_addr);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun kfree(cmd);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
psp_prep_tmr_unload_cmd_buf(struct psp_context * psp,struct psp_gfx_cmd_resp * cmd)466*4882a593Smuzhiyun static void psp_prep_tmr_unload_cmd_buf(struct psp_context *psp,
467*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
470*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_DESTROY_VMR;
471*4882a593Smuzhiyun else
472*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_DESTROY_TMR;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
psp_tmr_unload(struct psp_context * psp)475*4882a593Smuzhiyun static int psp_tmr_unload(struct psp_context *psp)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun int ret;
478*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
481*4882a593Smuzhiyun if (!cmd)
482*4882a593Smuzhiyun return -ENOMEM;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun psp_prep_tmr_unload_cmd_buf(psp, cmd);
485*4882a593Smuzhiyun DRM_INFO("free PSP TMR buffer\n");
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
488*4882a593Smuzhiyun psp->fence_buf_mc_addr);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun kfree(cmd);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
psp_tmr_terminate(struct psp_context * psp)495*4882a593Smuzhiyun static int psp_tmr_terminate(struct psp_context *psp)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun void *tmr_buf;
499*4882a593Smuzhiyun void **pptr;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = psp_tmr_unload(psp);
502*4882a593Smuzhiyun if (ret)
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* free TMR memory buffer */
506*4882a593Smuzhiyun pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
507*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, pptr);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
psp_prep_asd_load_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint64_t asd_mc,uint32_t size)512*4882a593Smuzhiyun static void psp_prep_asd_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
513*4882a593Smuzhiyun uint64_t asd_mc, uint32_t size)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
516*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
517*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
518*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_len = size;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = 0;
521*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = 0;
522*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_len = 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
psp_asd_load(struct psp_context * psp)525*4882a593Smuzhiyun static int psp_asd_load(struct psp_context *psp)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun int ret;
528*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* If PSP version doesn't match ASD version, asd loading will be failed.
531*4882a593Smuzhiyun * add workaround to bypass it for sriov now.
532*4882a593Smuzhiyun * TODO: add version check to make it common
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev) || !psp->asd_fw)
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
538*4882a593Smuzhiyun if (!cmd)
539*4882a593Smuzhiyun return -ENOMEM;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
542*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun psp_prep_asd_load_cmd_buf(cmd, psp->fw_pri_mc_addr,
545*4882a593Smuzhiyun psp->asd_ucode_size);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
548*4882a593Smuzhiyun psp->fence_buf_mc_addr);
549*4882a593Smuzhiyun if (!ret) {
550*4882a593Smuzhiyun psp->asd_context.asd_initialized = true;
551*4882a593Smuzhiyun psp->asd_context.session_id = cmd->resp.session_id;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun kfree(cmd);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return ret;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
psp_prep_ta_unload_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint32_t session_id)559*4882a593Smuzhiyun static void psp_prep_ta_unload_cmd_buf(struct psp_gfx_cmd_resp *cmd,
560*4882a593Smuzhiyun uint32_t session_id)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_UNLOAD_TA;
563*4882a593Smuzhiyun cmd->cmd.cmd_unload_ta.session_id = session_id;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
psp_asd_unload(struct psp_context * psp)566*4882a593Smuzhiyun static int psp_asd_unload(struct psp_context *psp)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int ret;
569*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (!psp->asd_context.asd_initialized)
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
578*4882a593Smuzhiyun if (!cmd)
579*4882a593Smuzhiyun return -ENOMEM;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->asd_context.session_id);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
584*4882a593Smuzhiyun psp->fence_buf_mc_addr);
585*4882a593Smuzhiyun if (!ret)
586*4882a593Smuzhiyun psp->asd_context.asd_initialized = false;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun kfree(cmd);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
psp_prep_reg_prog_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint32_t id,uint32_t value)593*4882a593Smuzhiyun static void psp_prep_reg_prog_cmd_buf(struct psp_gfx_cmd_resp *cmd,
594*4882a593Smuzhiyun uint32_t id, uint32_t value)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_PROG_REG;
597*4882a593Smuzhiyun cmd->cmd.cmd_setup_reg_prog.reg_value = value;
598*4882a593Smuzhiyun cmd->cmd.cmd_setup_reg_prog.reg_id = id;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
psp_reg_program(struct psp_context * psp,enum psp_reg_prog_id reg,uint32_t value)601*4882a593Smuzhiyun int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg,
602*4882a593Smuzhiyun uint32_t value)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd = NULL;
605*4882a593Smuzhiyun int ret = 0;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (reg >= PSP_REG_LAST)
608*4882a593Smuzhiyun return -EINVAL;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
611*4882a593Smuzhiyun if (!cmd)
612*4882a593Smuzhiyun return -ENOMEM;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun psp_prep_reg_prog_cmd_buf(cmd, reg, value);
615*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun kfree(cmd);
618*4882a593Smuzhiyun return ret;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
psp_prep_ta_load_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint64_t ta_bin_mc,uint32_t ta_bin_size,uint64_t ta_shared_mc,uint32_t ta_shared_size)621*4882a593Smuzhiyun static void psp_prep_ta_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
622*4882a593Smuzhiyun uint64_t ta_bin_mc,
623*4882a593Smuzhiyun uint32_t ta_bin_size,
624*4882a593Smuzhiyun uint64_t ta_shared_mc,
625*4882a593Smuzhiyun uint32_t ta_shared_size)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_LOAD_TA;
628*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(ta_bin_mc);
629*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(ta_bin_mc);
630*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.app_len = ta_bin_size;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(ta_shared_mc);
633*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(ta_shared_mc);
634*4882a593Smuzhiyun cmd->cmd.cmd_load_ta.cmd_buf_len = ta_shared_size;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
psp_xgmi_init_shared_buf(struct psp_context * psp)637*4882a593Smuzhiyun static int psp_xgmi_init_shared_buf(struct psp_context *psp)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun int ret;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /*
642*4882a593Smuzhiyun * Allocate 16k memory aligned to 4k from Frame Buffer (local
643*4882a593Smuzhiyun * physical) for xgmi ta <-> Driver
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, PSP_XGMI_SHARED_MEM_SIZE,
646*4882a593Smuzhiyun PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
647*4882a593Smuzhiyun &psp->xgmi_context.xgmi_shared_bo,
648*4882a593Smuzhiyun &psp->xgmi_context.xgmi_shared_mc_addr,
649*4882a593Smuzhiyun &psp->xgmi_context.xgmi_shared_buf);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
psp_prep_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp * cmd,uint32_t ta_cmd_id,uint32_t session_id)654*4882a593Smuzhiyun static void psp_prep_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp *cmd,
655*4882a593Smuzhiyun uint32_t ta_cmd_id,
656*4882a593Smuzhiyun uint32_t session_id)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_INVOKE_CMD;
659*4882a593Smuzhiyun cmd->cmd.cmd_invoke_cmd.session_id = session_id;
660*4882a593Smuzhiyun cmd->cmd.cmd_invoke_cmd.ta_cmd_id = ta_cmd_id;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
psp_ta_invoke(struct psp_context * psp,uint32_t ta_cmd_id,uint32_t session_id)663*4882a593Smuzhiyun static int psp_ta_invoke(struct psp_context *psp,
664*4882a593Smuzhiyun uint32_t ta_cmd_id,
665*4882a593Smuzhiyun uint32_t session_id)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun int ret;
668*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
671*4882a593Smuzhiyun if (!cmd)
672*4882a593Smuzhiyun return -ENOMEM;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun psp_prep_ta_invoke_cmd_buf(cmd, ta_cmd_id, session_id);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
677*4882a593Smuzhiyun psp->fence_buf_mc_addr);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun kfree(cmd);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
psp_xgmi_load(struct psp_context * psp)684*4882a593Smuzhiyun static int psp_xgmi_load(struct psp_context *psp)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun int ret;
687*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
694*4882a593Smuzhiyun if (!cmd)
695*4882a593Smuzhiyun return -ENOMEM;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
698*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->ta_xgmi_start_addr, psp->ta_xgmi_ucode_size);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun psp_prep_ta_load_cmd_buf(cmd,
701*4882a593Smuzhiyun psp->fw_pri_mc_addr,
702*4882a593Smuzhiyun psp->ta_xgmi_ucode_size,
703*4882a593Smuzhiyun psp->xgmi_context.xgmi_shared_mc_addr,
704*4882a593Smuzhiyun PSP_XGMI_SHARED_MEM_SIZE);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
707*4882a593Smuzhiyun psp->fence_buf_mc_addr);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (!ret) {
710*4882a593Smuzhiyun psp->xgmi_context.initialized = 1;
711*4882a593Smuzhiyun psp->xgmi_context.session_id = cmd->resp.session_id;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun kfree(cmd);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
psp_xgmi_unload(struct psp_context * psp)719*4882a593Smuzhiyun static int psp_xgmi_unload(struct psp_context *psp)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun int ret;
722*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
723*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* XGMI TA unload currently is not supported on Arcturus */
726*4882a593Smuzhiyun if (adev->asic_type == CHIP_ARCTURUS)
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /*
730*4882a593Smuzhiyun * TODO: bypass the unloading in sriov for now
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
734*4882a593Smuzhiyun if (!cmd)
735*4882a593Smuzhiyun return -ENOMEM;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->xgmi_context.session_id);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
740*4882a593Smuzhiyun psp->fence_buf_mc_addr);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun kfree(cmd);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun return ret;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
psp_xgmi_invoke(struct psp_context * psp,uint32_t ta_cmd_id)747*4882a593Smuzhiyun int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun return psp_ta_invoke(psp, ta_cmd_id, psp->xgmi_context.session_id);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
psp_xgmi_terminate(struct psp_context * psp)752*4882a593Smuzhiyun int psp_xgmi_terminate(struct psp_context *psp)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun int ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!psp->xgmi_context.initialized)
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ret = psp_xgmi_unload(psp);
760*4882a593Smuzhiyun if (ret)
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun psp->xgmi_context.initialized = 0;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* free xgmi shared memory */
766*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->xgmi_context.xgmi_shared_bo,
767*4882a593Smuzhiyun &psp->xgmi_context.xgmi_shared_mc_addr,
768*4882a593Smuzhiyun &psp->xgmi_context.xgmi_shared_buf);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
psp_xgmi_initialize(struct psp_context * psp)773*4882a593Smuzhiyun int psp_xgmi_initialize(struct psp_context *psp)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct ta_xgmi_shared_memory *xgmi_cmd;
776*4882a593Smuzhiyun int ret;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (!psp->adev->psp.ta_fw ||
779*4882a593Smuzhiyun !psp->adev->psp.ta_xgmi_ucode_size ||
780*4882a593Smuzhiyun !psp->adev->psp.ta_xgmi_start_addr)
781*4882a593Smuzhiyun return -ENOENT;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (!psp->xgmi_context.initialized) {
784*4882a593Smuzhiyun ret = psp_xgmi_init_shared_buf(psp);
785*4882a593Smuzhiyun if (ret)
786*4882a593Smuzhiyun return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* Load XGMI TA */
790*4882a593Smuzhiyun ret = psp_xgmi_load(psp);
791*4882a593Smuzhiyun if (ret)
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Initialize XGMI session */
795*4882a593Smuzhiyun xgmi_cmd = (struct ta_xgmi_shared_memory *)(psp->xgmi_context.xgmi_shared_buf);
796*4882a593Smuzhiyun memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
797*4882a593Smuzhiyun xgmi_cmd->cmd_id = TA_COMMAND_XGMI__INITIALIZE;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return ret;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
psp_xgmi_get_hive_id(struct psp_context * psp,uint64_t * hive_id)804*4882a593Smuzhiyun int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct ta_xgmi_shared_memory *xgmi_cmd;
807*4882a593Smuzhiyun int ret;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun xgmi_cmd = (struct ta_xgmi_shared_memory*)psp->xgmi_context.xgmi_shared_buf;
810*4882a593Smuzhiyun memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_HIVE_ID;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Invoke xgmi ta to get hive id */
815*4882a593Smuzhiyun ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
816*4882a593Smuzhiyun if (ret)
817*4882a593Smuzhiyun return ret;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun *hive_id = xgmi_cmd->xgmi_out_message.get_hive_id.hive_id;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
psp_xgmi_get_node_id(struct psp_context * psp,uint64_t * node_id)824*4882a593Smuzhiyun int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct ta_xgmi_shared_memory *xgmi_cmd;
827*4882a593Smuzhiyun int ret;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun xgmi_cmd = (struct ta_xgmi_shared_memory*)psp->xgmi_context.xgmi_shared_buf;
830*4882a593Smuzhiyun memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_NODE_ID;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* Invoke xgmi ta to get the node id */
835*4882a593Smuzhiyun ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
836*4882a593Smuzhiyun if (ret)
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun *node_id = xgmi_cmd->xgmi_out_message.get_node_id.node_id;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
psp_xgmi_get_topology_info(struct psp_context * psp,int number_devices,struct psp_xgmi_topology_info * topology)844*4882a593Smuzhiyun int psp_xgmi_get_topology_info(struct psp_context *psp,
845*4882a593Smuzhiyun int number_devices,
846*4882a593Smuzhiyun struct psp_xgmi_topology_info *topology)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct ta_xgmi_shared_memory *xgmi_cmd;
849*4882a593Smuzhiyun struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
850*4882a593Smuzhiyun struct ta_xgmi_cmd_get_topology_info_output *topology_info_output;
851*4882a593Smuzhiyun int i;
852*4882a593Smuzhiyun int ret;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun xgmi_cmd = (struct ta_xgmi_shared_memory*)psp->xgmi_context.xgmi_shared_buf;
858*4882a593Smuzhiyun memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Fill in the shared memory with topology information as input */
861*4882a593Smuzhiyun topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
862*4882a593Smuzhiyun xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO;
863*4882a593Smuzhiyun topology_info_input->num_nodes = number_devices;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun for (i = 0; i < topology_info_input->num_nodes; i++) {
866*4882a593Smuzhiyun topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
867*4882a593Smuzhiyun topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
868*4882a593Smuzhiyun topology_info_input->nodes[i].is_sharing_enabled = topology->nodes[i].is_sharing_enabled;
869*4882a593Smuzhiyun topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* Invoke xgmi ta to get the topology information */
873*4882a593Smuzhiyun ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO);
874*4882a593Smuzhiyun if (ret)
875*4882a593Smuzhiyun return ret;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Read the output topology information from the shared memory */
878*4882a593Smuzhiyun topology_info_output = &xgmi_cmd->xgmi_out_message.get_topology_info;
879*4882a593Smuzhiyun topology->num_nodes = xgmi_cmd->xgmi_out_message.get_topology_info.num_nodes;
880*4882a593Smuzhiyun for (i = 0; i < topology->num_nodes; i++) {
881*4882a593Smuzhiyun topology->nodes[i].node_id = topology_info_output->nodes[i].node_id;
882*4882a593Smuzhiyun topology->nodes[i].num_hops = topology_info_output->nodes[i].num_hops;
883*4882a593Smuzhiyun topology->nodes[i].is_sharing_enabled = topology_info_output->nodes[i].is_sharing_enabled;
884*4882a593Smuzhiyun topology->nodes[i].sdma_engine = topology_info_output->nodes[i].sdma_engine;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
psp_xgmi_set_topology_info(struct psp_context * psp,int number_devices,struct psp_xgmi_topology_info * topology)890*4882a593Smuzhiyun int psp_xgmi_set_topology_info(struct psp_context *psp,
891*4882a593Smuzhiyun int number_devices,
892*4882a593Smuzhiyun struct psp_xgmi_topology_info *topology)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct ta_xgmi_shared_memory *xgmi_cmd;
895*4882a593Smuzhiyun struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
896*4882a593Smuzhiyun int i;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
899*4882a593Smuzhiyun return -EINVAL;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun xgmi_cmd = (struct ta_xgmi_shared_memory*)psp->xgmi_context.xgmi_shared_buf;
902*4882a593Smuzhiyun memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
905*4882a593Smuzhiyun xgmi_cmd->cmd_id = TA_COMMAND_XGMI__SET_TOPOLOGY_INFO;
906*4882a593Smuzhiyun topology_info_input->num_nodes = number_devices;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun for (i = 0; i < topology_info_input->num_nodes; i++) {
909*4882a593Smuzhiyun topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
910*4882a593Smuzhiyun topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
911*4882a593Smuzhiyun topology_info_input->nodes[i].is_sharing_enabled = 1;
912*4882a593Smuzhiyun topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Invoke xgmi ta to set topology information */
916*4882a593Smuzhiyun return psp_xgmi_invoke(psp, TA_COMMAND_XGMI__SET_TOPOLOGY_INFO);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun // ras begin
psp_ras_init_shared_buf(struct psp_context * psp)920*4882a593Smuzhiyun static int psp_ras_init_shared_buf(struct psp_context *psp)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun int ret;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /*
925*4882a593Smuzhiyun * Allocate 16k memory aligned to 4k from Frame Buffer (local
926*4882a593Smuzhiyun * physical) for ras ta <-> Driver
927*4882a593Smuzhiyun */
928*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, PSP_RAS_SHARED_MEM_SIZE,
929*4882a593Smuzhiyun PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
930*4882a593Smuzhiyun &psp->ras.ras_shared_bo,
931*4882a593Smuzhiyun &psp->ras.ras_shared_mc_addr,
932*4882a593Smuzhiyun &psp->ras.ras_shared_buf);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return ret;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
psp_ras_load(struct psp_context * psp)937*4882a593Smuzhiyun static int psp_ras_load(struct psp_context *psp)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun int ret;
940*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
941*4882a593Smuzhiyun struct ta_ras_shared_memory *ras_cmd;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
945*4882a593Smuzhiyun */
946*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
947*4882a593Smuzhiyun return 0;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
950*4882a593Smuzhiyun if (!cmd)
951*4882a593Smuzhiyun return -ENOMEM;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
954*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->ta_ras_start_addr, psp->ta_ras_ucode_size);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun psp_prep_ta_load_cmd_buf(cmd,
957*4882a593Smuzhiyun psp->fw_pri_mc_addr,
958*4882a593Smuzhiyun psp->ta_ras_ucode_size,
959*4882a593Smuzhiyun psp->ras.ras_shared_mc_addr,
960*4882a593Smuzhiyun PSP_RAS_SHARED_MEM_SIZE);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
963*4882a593Smuzhiyun psp->fence_buf_mc_addr);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ras_cmd = (struct ta_ras_shared_memory*)psp->ras.ras_shared_buf;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (!ret) {
968*4882a593Smuzhiyun psp->ras.session_id = cmd->resp.session_id;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (!ras_cmd->ras_status)
971*4882a593Smuzhiyun psp->ras.ras_initialized = true;
972*4882a593Smuzhiyun else
973*4882a593Smuzhiyun dev_warn(psp->adev->dev, "RAS Init Status: 0x%X\n", ras_cmd->ras_status);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (ret || ras_cmd->ras_status)
977*4882a593Smuzhiyun amdgpu_ras_fini(psp->adev);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun kfree(cmd);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun return ret;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
psp_ras_unload(struct psp_context * psp)984*4882a593Smuzhiyun static int psp_ras_unload(struct psp_context *psp)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun int ret;
987*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /*
990*4882a593Smuzhiyun * TODO: bypass the unloading in sriov for now
991*4882a593Smuzhiyun */
992*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
993*4882a593Smuzhiyun return 0;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
996*4882a593Smuzhiyun if (!cmd)
997*4882a593Smuzhiyun return -ENOMEM;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->ras.session_id);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
1002*4882a593Smuzhiyun psp->fence_buf_mc_addr);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun kfree(cmd);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return ret;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
psp_ras_invoke(struct psp_context * psp,uint32_t ta_cmd_id)1009*4882a593Smuzhiyun int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct ta_ras_shared_memory *ras_cmd;
1012*4882a593Smuzhiyun int ret;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun ras_cmd = (struct ta_ras_shared_memory *)psp->ras.ras_shared_buf;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /*
1017*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun ret = psp_ta_invoke(psp, ta_cmd_id, psp->ras.session_id);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (amdgpu_ras_intr_triggered())
1025*4882a593Smuzhiyun return ret;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (ras_cmd->if_version > RAS_TA_HOST_IF_VER)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun DRM_WARN("RAS: Unsupported Interface");
1030*4882a593Smuzhiyun return -EINVAL;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (!ret) {
1034*4882a593Smuzhiyun if (ras_cmd->ras_out_message.flags.err_inject_switch_disable_flag) {
1035*4882a593Smuzhiyun dev_warn(psp->adev->dev, "ECC switch disabled\n");
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun ras_cmd->ras_status = TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun else if (ras_cmd->ras_out_message.flags.reg_access_failure_flag)
1040*4882a593Smuzhiyun dev_warn(psp->adev->dev,
1041*4882a593Smuzhiyun "RAS internal register access blocked\n");
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun return ret;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
psp_ras_enable_features(struct psp_context * psp,union ta_ras_cmd_input * info,bool enable)1047*4882a593Smuzhiyun int psp_ras_enable_features(struct psp_context *psp,
1048*4882a593Smuzhiyun union ta_ras_cmd_input *info, bool enable)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct ta_ras_shared_memory *ras_cmd;
1051*4882a593Smuzhiyun int ret;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (!psp->ras.ras_initialized)
1054*4882a593Smuzhiyun return -EINVAL;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun ras_cmd = (struct ta_ras_shared_memory *)psp->ras.ras_shared_buf;
1057*4882a593Smuzhiyun memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (enable)
1060*4882a593Smuzhiyun ras_cmd->cmd_id = TA_RAS_COMMAND__ENABLE_FEATURES;
1061*4882a593Smuzhiyun else
1062*4882a593Smuzhiyun ras_cmd->cmd_id = TA_RAS_COMMAND__DISABLE_FEATURES;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun ras_cmd->ras_in_message = *info;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
1067*4882a593Smuzhiyun if (ret)
1068*4882a593Smuzhiyun return -EINVAL;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun return ras_cmd->ras_status;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
psp_ras_terminate(struct psp_context * psp)1073*4882a593Smuzhiyun static int psp_ras_terminate(struct psp_context *psp)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun int ret;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /*
1078*4882a593Smuzhiyun * TODO: bypass the terminate in sriov for now
1079*4882a593Smuzhiyun */
1080*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (!psp->ras.ras_initialized)
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun ret = psp_ras_unload(psp);
1087*4882a593Smuzhiyun if (ret)
1088*4882a593Smuzhiyun return ret;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun psp->ras.ras_initialized = false;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /* free ras shared memory */
1093*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->ras.ras_shared_bo,
1094*4882a593Smuzhiyun &psp->ras.ras_shared_mc_addr,
1095*4882a593Smuzhiyun &psp->ras.ras_shared_buf);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun return 0;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
psp_ras_initialize(struct psp_context * psp)1100*4882a593Smuzhiyun static int psp_ras_initialize(struct psp_context *psp)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun int ret;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /*
1105*4882a593Smuzhiyun * TODO: bypass the initialize in sriov for now
1106*4882a593Smuzhiyun */
1107*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1108*4882a593Smuzhiyun return 0;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (!psp->adev->psp.ta_ras_ucode_size ||
1111*4882a593Smuzhiyun !psp->adev->psp.ta_ras_start_addr) {
1112*4882a593Smuzhiyun dev_info(psp->adev->dev, "RAS: optional ras ta ucode is not available\n");
1113*4882a593Smuzhiyun return 0;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (!psp->ras.ras_initialized) {
1117*4882a593Smuzhiyun ret = psp_ras_init_shared_buf(psp);
1118*4882a593Smuzhiyun if (ret)
1119*4882a593Smuzhiyun return ret;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun ret = psp_ras_load(psp);
1123*4882a593Smuzhiyun if (ret)
1124*4882a593Smuzhiyun return ret;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
psp_ras_trigger_error(struct psp_context * psp,struct ta_ras_trigger_error_input * info)1129*4882a593Smuzhiyun int psp_ras_trigger_error(struct psp_context *psp,
1130*4882a593Smuzhiyun struct ta_ras_trigger_error_input *info)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun struct ta_ras_shared_memory *ras_cmd;
1133*4882a593Smuzhiyun int ret;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (!psp->ras.ras_initialized)
1136*4882a593Smuzhiyun return -EINVAL;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun ras_cmd = (struct ta_ras_shared_memory *)psp->ras.ras_shared_buf;
1139*4882a593Smuzhiyun memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun ras_cmd->cmd_id = TA_RAS_COMMAND__TRIGGER_ERROR;
1142*4882a593Smuzhiyun ras_cmd->ras_in_message.trigger_error = *info;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
1145*4882a593Smuzhiyun if (ret)
1146*4882a593Smuzhiyun return -EINVAL;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* If err_event_athub occurs error inject was successful, however
1149*4882a593Smuzhiyun return status from TA is no long reliable */
1150*4882a593Smuzhiyun if (amdgpu_ras_intr_triggered())
1151*4882a593Smuzhiyun return 0;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun return ras_cmd->ras_status;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun // ras end
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun // HDCP start
psp_hdcp_init_shared_buf(struct psp_context * psp)1158*4882a593Smuzhiyun static int psp_hdcp_init_shared_buf(struct psp_context *psp)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun int ret;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * Allocate 16k memory aligned to 4k from Frame Buffer (local
1164*4882a593Smuzhiyun * physical) for hdcp ta <-> Driver
1165*4882a593Smuzhiyun */
1166*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, PSP_HDCP_SHARED_MEM_SIZE,
1167*4882a593Smuzhiyun PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
1168*4882a593Smuzhiyun &psp->hdcp_context.hdcp_shared_bo,
1169*4882a593Smuzhiyun &psp->hdcp_context.hdcp_shared_mc_addr,
1170*4882a593Smuzhiyun &psp->hdcp_context.hdcp_shared_buf);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return ret;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
psp_hdcp_load(struct psp_context * psp)1175*4882a593Smuzhiyun static int psp_hdcp_load(struct psp_context *psp)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun int ret;
1178*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
1182*4882a593Smuzhiyun */
1183*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1184*4882a593Smuzhiyun return 0;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1187*4882a593Smuzhiyun if (!cmd)
1188*4882a593Smuzhiyun return -ENOMEM;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
1191*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->ta_hdcp_start_addr,
1192*4882a593Smuzhiyun psp->ta_hdcp_ucode_size);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun psp_prep_ta_load_cmd_buf(cmd,
1195*4882a593Smuzhiyun psp->fw_pri_mc_addr,
1196*4882a593Smuzhiyun psp->ta_hdcp_ucode_size,
1197*4882a593Smuzhiyun psp->hdcp_context.hdcp_shared_mc_addr,
1198*4882a593Smuzhiyun PSP_HDCP_SHARED_MEM_SIZE);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun if (!ret) {
1203*4882a593Smuzhiyun psp->hdcp_context.hdcp_initialized = true;
1204*4882a593Smuzhiyun psp->hdcp_context.session_id = cmd->resp.session_id;
1205*4882a593Smuzhiyun mutex_init(&psp->hdcp_context.mutex);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun kfree(cmd);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return ret;
1211*4882a593Smuzhiyun }
psp_hdcp_initialize(struct psp_context * psp)1212*4882a593Smuzhiyun static int psp_hdcp_initialize(struct psp_context *psp)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun int ret;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun * TODO: bypass the initialize in sriov for now
1218*4882a593Smuzhiyun */
1219*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1220*4882a593Smuzhiyun return 0;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (!psp->adev->psp.ta_hdcp_ucode_size ||
1223*4882a593Smuzhiyun !psp->adev->psp.ta_hdcp_start_addr) {
1224*4882a593Smuzhiyun dev_info(psp->adev->dev, "HDCP: optional hdcp ta ucode is not available\n");
1225*4882a593Smuzhiyun return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (!psp->hdcp_context.hdcp_initialized) {
1229*4882a593Smuzhiyun ret = psp_hdcp_init_shared_buf(psp);
1230*4882a593Smuzhiyun if (ret)
1231*4882a593Smuzhiyun return ret;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun ret = psp_hdcp_load(psp);
1235*4882a593Smuzhiyun if (ret)
1236*4882a593Smuzhiyun return ret;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun return 0;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
psp_hdcp_unload(struct psp_context * psp)1241*4882a593Smuzhiyun static int psp_hdcp_unload(struct psp_context *psp)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun int ret;
1244*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /*
1247*4882a593Smuzhiyun * TODO: bypass the unloading in sriov for now
1248*4882a593Smuzhiyun */
1249*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1250*4882a593Smuzhiyun return 0;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1253*4882a593Smuzhiyun if (!cmd)
1254*4882a593Smuzhiyun return -ENOMEM;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->hdcp_context.session_id);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun kfree(cmd);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return ret;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
psp_hdcp_invoke(struct psp_context * psp,uint32_t ta_cmd_id)1265*4882a593Smuzhiyun int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun /*
1268*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
1269*4882a593Smuzhiyun */
1270*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1271*4882a593Smuzhiyun return 0;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun return psp_ta_invoke(psp, ta_cmd_id, psp->hdcp_context.session_id);
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
psp_hdcp_terminate(struct psp_context * psp)1276*4882a593Smuzhiyun static int psp_hdcp_terminate(struct psp_context *psp)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun int ret;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /*
1281*4882a593Smuzhiyun * TODO: bypass the terminate in sriov for now
1282*4882a593Smuzhiyun */
1283*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1284*4882a593Smuzhiyun return 0;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun if (!psp->hdcp_context.hdcp_initialized) {
1287*4882a593Smuzhiyun if (psp->hdcp_context.hdcp_shared_buf)
1288*4882a593Smuzhiyun goto out;
1289*4882a593Smuzhiyun else
1290*4882a593Smuzhiyun return 0;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun ret = psp_hdcp_unload(psp);
1294*4882a593Smuzhiyun if (ret)
1295*4882a593Smuzhiyun return ret;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun psp->hdcp_context.hdcp_initialized = false;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun out:
1300*4882a593Smuzhiyun /* free hdcp shared memory */
1301*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->hdcp_context.hdcp_shared_bo,
1302*4882a593Smuzhiyun &psp->hdcp_context.hdcp_shared_mc_addr,
1303*4882a593Smuzhiyun &psp->hdcp_context.hdcp_shared_buf);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun return 0;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun // HDCP end
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun // DTM start
psp_dtm_init_shared_buf(struct psp_context * psp)1310*4882a593Smuzhiyun static int psp_dtm_init_shared_buf(struct psp_context *psp)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun int ret;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /*
1315*4882a593Smuzhiyun * Allocate 16k memory aligned to 4k from Frame Buffer (local
1316*4882a593Smuzhiyun * physical) for dtm ta <-> Driver
1317*4882a593Smuzhiyun */
1318*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, PSP_DTM_SHARED_MEM_SIZE,
1319*4882a593Smuzhiyun PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
1320*4882a593Smuzhiyun &psp->dtm_context.dtm_shared_bo,
1321*4882a593Smuzhiyun &psp->dtm_context.dtm_shared_mc_addr,
1322*4882a593Smuzhiyun &psp->dtm_context.dtm_shared_buf);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun return ret;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
psp_dtm_load(struct psp_context * psp)1327*4882a593Smuzhiyun static int psp_dtm_load(struct psp_context *psp)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun int ret;
1330*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
1334*4882a593Smuzhiyun */
1335*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1336*4882a593Smuzhiyun return 0;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1339*4882a593Smuzhiyun if (!cmd)
1340*4882a593Smuzhiyun return -ENOMEM;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
1343*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->ta_dtm_start_addr, psp->ta_dtm_ucode_size);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun psp_prep_ta_load_cmd_buf(cmd,
1346*4882a593Smuzhiyun psp->fw_pri_mc_addr,
1347*4882a593Smuzhiyun psp->ta_dtm_ucode_size,
1348*4882a593Smuzhiyun psp->dtm_context.dtm_shared_mc_addr,
1349*4882a593Smuzhiyun PSP_DTM_SHARED_MEM_SIZE);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun if (!ret) {
1354*4882a593Smuzhiyun psp->dtm_context.dtm_initialized = true;
1355*4882a593Smuzhiyun psp->dtm_context.session_id = cmd->resp.session_id;
1356*4882a593Smuzhiyun mutex_init(&psp->dtm_context.mutex);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun kfree(cmd);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return ret;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
psp_dtm_initialize(struct psp_context * psp)1364*4882a593Smuzhiyun static int psp_dtm_initialize(struct psp_context *psp)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun int ret;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /*
1369*4882a593Smuzhiyun * TODO: bypass the initialize in sriov for now
1370*4882a593Smuzhiyun */
1371*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1372*4882a593Smuzhiyun return 0;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun if (!psp->adev->psp.ta_dtm_ucode_size ||
1375*4882a593Smuzhiyun !psp->adev->psp.ta_dtm_start_addr) {
1376*4882a593Smuzhiyun dev_info(psp->adev->dev, "DTM: optional dtm ta ucode is not available\n");
1377*4882a593Smuzhiyun return 0;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (!psp->dtm_context.dtm_initialized) {
1381*4882a593Smuzhiyun ret = psp_dtm_init_shared_buf(psp);
1382*4882a593Smuzhiyun if (ret)
1383*4882a593Smuzhiyun return ret;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun ret = psp_dtm_load(psp);
1387*4882a593Smuzhiyun if (ret)
1388*4882a593Smuzhiyun return ret;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun return 0;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
psp_dtm_unload(struct psp_context * psp)1393*4882a593Smuzhiyun static int psp_dtm_unload(struct psp_context *psp)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun int ret;
1396*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /*
1399*4882a593Smuzhiyun * TODO: bypass the unloading in sriov for now
1400*4882a593Smuzhiyun */
1401*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1402*4882a593Smuzhiyun return 0;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1405*4882a593Smuzhiyun if (!cmd)
1406*4882a593Smuzhiyun return -ENOMEM;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->dtm_context.session_id);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun kfree(cmd);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun return ret;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
psp_dtm_invoke(struct psp_context * psp,uint32_t ta_cmd_id)1417*4882a593Smuzhiyun int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun /*
1420*4882a593Smuzhiyun * TODO: bypass the loading in sriov for now
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1423*4882a593Smuzhiyun return 0;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun return psp_ta_invoke(psp, ta_cmd_id, psp->dtm_context.session_id);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
psp_dtm_terminate(struct psp_context * psp)1428*4882a593Smuzhiyun static int psp_dtm_terminate(struct psp_context *psp)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun int ret;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /*
1433*4882a593Smuzhiyun * TODO: bypass the terminate in sriov for now
1434*4882a593Smuzhiyun */
1435*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (!psp->dtm_context.dtm_initialized) {
1439*4882a593Smuzhiyun if (psp->dtm_context.dtm_shared_buf)
1440*4882a593Smuzhiyun goto out;
1441*4882a593Smuzhiyun else
1442*4882a593Smuzhiyun return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun ret = psp_dtm_unload(psp);
1446*4882a593Smuzhiyun if (ret)
1447*4882a593Smuzhiyun return ret;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun psp->dtm_context.dtm_initialized = false;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun out:
1452*4882a593Smuzhiyun /* free hdcp shared memory */
1453*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->dtm_context.dtm_shared_bo,
1454*4882a593Smuzhiyun &psp->dtm_context.dtm_shared_mc_addr,
1455*4882a593Smuzhiyun &psp->dtm_context.dtm_shared_buf);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun return 0;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun // DTM end
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun // RAP start
psp_rap_init_shared_buf(struct psp_context * psp)1462*4882a593Smuzhiyun static int psp_rap_init_shared_buf(struct psp_context *psp)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun int ret;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /*
1467*4882a593Smuzhiyun * Allocate 16k memory aligned to 4k from Frame Buffer (local
1468*4882a593Smuzhiyun * physical) for rap ta <-> Driver
1469*4882a593Smuzhiyun */
1470*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(psp->adev, PSP_RAP_SHARED_MEM_SIZE,
1471*4882a593Smuzhiyun PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
1472*4882a593Smuzhiyun &psp->rap_context.rap_shared_bo,
1473*4882a593Smuzhiyun &psp->rap_context.rap_shared_mc_addr,
1474*4882a593Smuzhiyun &psp->rap_context.rap_shared_buf);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun return ret;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
psp_rap_load(struct psp_context * psp)1479*4882a593Smuzhiyun static int psp_rap_load(struct psp_context *psp)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun int ret;
1482*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1485*4882a593Smuzhiyun if (!cmd)
1486*4882a593Smuzhiyun return -ENOMEM;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun memset(psp->fw_pri_buf, 0, PSP_1_MEG);
1489*4882a593Smuzhiyun memcpy(psp->fw_pri_buf, psp->ta_rap_start_addr, psp->ta_rap_ucode_size);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun psp_prep_ta_load_cmd_buf(cmd,
1492*4882a593Smuzhiyun psp->fw_pri_mc_addr,
1493*4882a593Smuzhiyun psp->ta_rap_ucode_size,
1494*4882a593Smuzhiyun psp->rap_context.rap_shared_mc_addr,
1495*4882a593Smuzhiyun PSP_RAP_SHARED_MEM_SIZE);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (!ret) {
1500*4882a593Smuzhiyun psp->rap_context.rap_initialized = true;
1501*4882a593Smuzhiyun psp->rap_context.session_id = cmd->resp.session_id;
1502*4882a593Smuzhiyun mutex_init(&psp->rap_context.mutex);
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun kfree(cmd);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun return ret;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
psp_rap_unload(struct psp_context * psp)1510*4882a593Smuzhiyun static int psp_rap_unload(struct psp_context *psp)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun int ret;
1513*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
1516*4882a593Smuzhiyun if (!cmd)
1517*4882a593Smuzhiyun return -ENOMEM;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun psp_prep_ta_unload_cmd_buf(cmd, psp->rap_context.session_id);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun kfree(cmd);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return ret;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
psp_rap_initialize(struct psp_context * psp)1528*4882a593Smuzhiyun static int psp_rap_initialize(struct psp_context *psp)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun int ret;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /*
1533*4882a593Smuzhiyun * TODO: bypass the initialize in sriov for now
1534*4882a593Smuzhiyun */
1535*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev))
1536*4882a593Smuzhiyun return 0;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (!psp->adev->psp.ta_rap_ucode_size ||
1539*4882a593Smuzhiyun !psp->adev->psp.ta_rap_start_addr) {
1540*4882a593Smuzhiyun dev_info(psp->adev->dev, "RAP: optional rap ta ucode is not available\n");
1541*4882a593Smuzhiyun return 0;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun if (!psp->rap_context.rap_initialized) {
1545*4882a593Smuzhiyun ret = psp_rap_init_shared_buf(psp);
1546*4882a593Smuzhiyun if (ret)
1547*4882a593Smuzhiyun return ret;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun ret = psp_rap_load(psp);
1551*4882a593Smuzhiyun if (ret)
1552*4882a593Smuzhiyun return ret;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun ret = psp_rap_invoke(psp, TA_CMD_RAP__INITIALIZE);
1555*4882a593Smuzhiyun if (ret != TA_RAP_STATUS__SUCCESS) {
1556*4882a593Smuzhiyun psp_rap_unload(psp);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->rap_context.rap_shared_bo,
1559*4882a593Smuzhiyun &psp->rap_context.rap_shared_mc_addr,
1560*4882a593Smuzhiyun &psp->rap_context.rap_shared_buf);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun psp->rap_context.rap_initialized = false;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun dev_warn(psp->adev->dev, "RAP TA initialize fail.\n");
1565*4882a593Smuzhiyun return -EINVAL;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun return 0;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
psp_rap_terminate(struct psp_context * psp)1571*4882a593Smuzhiyun static int psp_rap_terminate(struct psp_context *psp)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun int ret;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun if (!psp->rap_context.rap_initialized)
1576*4882a593Smuzhiyun return 0;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun ret = psp_rap_unload(psp);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun psp->rap_context.rap_initialized = false;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /* free rap shared memory */
1583*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->rap_context.rap_shared_bo,
1584*4882a593Smuzhiyun &psp->rap_context.rap_shared_mc_addr,
1585*4882a593Smuzhiyun &psp->rap_context.rap_shared_buf);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun return ret;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
psp_rap_invoke(struct psp_context * psp,uint32_t ta_cmd_id)1590*4882a593Smuzhiyun int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct ta_rap_shared_memory *rap_cmd;
1593*4882a593Smuzhiyun int ret;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun if (!psp->rap_context.rap_initialized)
1596*4882a593Smuzhiyun return -EINVAL;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun if (ta_cmd_id != TA_CMD_RAP__INITIALIZE &&
1599*4882a593Smuzhiyun ta_cmd_id != TA_CMD_RAP__VALIDATE_L0)
1600*4882a593Smuzhiyun return -EINVAL;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun mutex_lock(&psp->rap_context.mutex);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun rap_cmd = (struct ta_rap_shared_memory *)
1605*4882a593Smuzhiyun psp->rap_context.rap_shared_buf;
1606*4882a593Smuzhiyun memset(rap_cmd, 0, sizeof(struct ta_rap_shared_memory));
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun rap_cmd->cmd_id = ta_cmd_id;
1609*4882a593Smuzhiyun rap_cmd->validation_method_id = METHOD_A;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun ret = psp_ta_invoke(psp, rap_cmd->cmd_id, psp->rap_context.session_id);
1612*4882a593Smuzhiyun if (ret) {
1613*4882a593Smuzhiyun mutex_unlock(&psp->rap_context.mutex);
1614*4882a593Smuzhiyun return ret;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun mutex_unlock(&psp->rap_context.mutex);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun return rap_cmd->rap_status;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun // RAP end
1622*4882a593Smuzhiyun
psp_hw_start(struct psp_context * psp)1623*4882a593Smuzhiyun static int psp_hw_start(struct psp_context *psp)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
1626*4882a593Smuzhiyun int ret;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun if (!amdgpu_sriov_vf(adev)) {
1629*4882a593Smuzhiyun if (psp->kdb_bin_size &&
1630*4882a593Smuzhiyun (psp->funcs->bootloader_load_kdb != NULL)) {
1631*4882a593Smuzhiyun ret = psp_bootloader_load_kdb(psp);
1632*4882a593Smuzhiyun if (ret) {
1633*4882a593Smuzhiyun DRM_ERROR("PSP load kdb failed!\n");
1634*4882a593Smuzhiyun return ret;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun if (psp->spl_bin_size) {
1639*4882a593Smuzhiyun ret = psp_bootloader_load_spl(psp);
1640*4882a593Smuzhiyun if (ret) {
1641*4882a593Smuzhiyun DRM_ERROR("PSP load spl failed!\n");
1642*4882a593Smuzhiyun return ret;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun ret = psp_bootloader_load_sysdrv(psp);
1647*4882a593Smuzhiyun if (ret) {
1648*4882a593Smuzhiyun DRM_ERROR("PSP load sysdrv failed!\n");
1649*4882a593Smuzhiyun return ret;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun ret = psp_bootloader_load_sos(psp);
1653*4882a593Smuzhiyun if (ret) {
1654*4882a593Smuzhiyun DRM_ERROR("PSP load sos failed!\n");
1655*4882a593Smuzhiyun return ret;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
1660*4882a593Smuzhiyun if (ret) {
1661*4882a593Smuzhiyun DRM_ERROR("PSP create ring failed!\n");
1662*4882a593Smuzhiyun return ret;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun ret = psp_clear_vf_fw(psp);
1666*4882a593Smuzhiyun if (ret) {
1667*4882a593Smuzhiyun DRM_ERROR("PSP clear vf fw!\n");
1668*4882a593Smuzhiyun return ret;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun ret = psp_tmr_init(psp);
1672*4882a593Smuzhiyun if (ret) {
1673*4882a593Smuzhiyun DRM_ERROR("PSP tmr init failed!\n");
1674*4882a593Smuzhiyun return ret;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun /*
1678*4882a593Smuzhiyun * For ASICs with DF Cstate management centralized
1679*4882a593Smuzhiyun * to PMFW, TMR setup should be performed after PMFW
1680*4882a593Smuzhiyun * loaded and before other non-psp firmware loaded.
1681*4882a593Smuzhiyun */
1682*4882a593Smuzhiyun if (psp->pmfw_centralized_cstate_management) {
1683*4882a593Smuzhiyun ret = psp_load_smu_fw(psp);
1684*4882a593Smuzhiyun if (ret)
1685*4882a593Smuzhiyun return ret;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun ret = psp_tmr_load(psp);
1689*4882a593Smuzhiyun if (ret) {
1690*4882a593Smuzhiyun DRM_ERROR("PSP load tmr failed!\n");
1691*4882a593Smuzhiyun return ret;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun return 0;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
psp_get_fw_type(struct amdgpu_firmware_info * ucode,enum psp_gfx_fw_type * type)1697*4882a593Smuzhiyun static int psp_get_fw_type(struct amdgpu_firmware_info *ucode,
1698*4882a593Smuzhiyun enum psp_gfx_fw_type *type)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun switch (ucode->ucode_id) {
1701*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA0:
1702*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA0;
1703*4882a593Smuzhiyun break;
1704*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA1:
1705*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA1;
1706*4882a593Smuzhiyun break;
1707*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA2:
1708*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA2;
1709*4882a593Smuzhiyun break;
1710*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA3:
1711*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA3;
1712*4882a593Smuzhiyun break;
1713*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA4:
1714*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA4;
1715*4882a593Smuzhiyun break;
1716*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA5:
1717*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA5;
1718*4882a593Smuzhiyun break;
1719*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA6:
1720*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA6;
1721*4882a593Smuzhiyun break;
1722*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA7:
1723*4882a593Smuzhiyun *type = GFX_FW_TYPE_SDMA7;
1724*4882a593Smuzhiyun break;
1725*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MES:
1726*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_MES;
1727*4882a593Smuzhiyun break;
1728*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MES_DATA:
1729*4882a593Smuzhiyun *type = GFX_FW_TYPE_MES_STACK;
1730*4882a593Smuzhiyun break;
1731*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_CE:
1732*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_CE;
1733*4882a593Smuzhiyun break;
1734*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_PFP:
1735*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_PFP;
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_ME:
1738*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_ME;
1739*4882a593Smuzhiyun break;
1740*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MEC1:
1741*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_MEC;
1742*4882a593Smuzhiyun break;
1743*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MEC1_JT:
1744*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_MEC_ME1;
1745*4882a593Smuzhiyun break;
1746*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MEC2:
1747*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_MEC;
1748*4882a593Smuzhiyun break;
1749*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MEC2_JT:
1750*4882a593Smuzhiyun *type = GFX_FW_TYPE_CP_MEC_ME2;
1751*4882a593Smuzhiyun break;
1752*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_G:
1753*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_G;
1754*4882a593Smuzhiyun break;
1755*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
1756*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_CNTL;
1757*4882a593Smuzhiyun break;
1758*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
1759*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_RESTORE_LIST_GPM_MEM;
1760*4882a593Smuzhiyun break;
1761*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
1762*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_MEM;
1763*4882a593Smuzhiyun break;
1764*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_IRAM:
1765*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_IRAM;
1766*4882a593Smuzhiyun break;
1767*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_DRAM:
1768*4882a593Smuzhiyun *type = GFX_FW_TYPE_RLC_DRAM_BOOT;
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SMC:
1771*4882a593Smuzhiyun *type = GFX_FW_TYPE_SMU;
1772*4882a593Smuzhiyun break;
1773*4882a593Smuzhiyun case AMDGPU_UCODE_ID_UVD:
1774*4882a593Smuzhiyun *type = GFX_FW_TYPE_UVD;
1775*4882a593Smuzhiyun break;
1776*4882a593Smuzhiyun case AMDGPU_UCODE_ID_UVD1:
1777*4882a593Smuzhiyun *type = GFX_FW_TYPE_UVD1;
1778*4882a593Smuzhiyun break;
1779*4882a593Smuzhiyun case AMDGPU_UCODE_ID_VCE:
1780*4882a593Smuzhiyun *type = GFX_FW_TYPE_VCE;
1781*4882a593Smuzhiyun break;
1782*4882a593Smuzhiyun case AMDGPU_UCODE_ID_VCN:
1783*4882a593Smuzhiyun *type = GFX_FW_TYPE_VCN;
1784*4882a593Smuzhiyun break;
1785*4882a593Smuzhiyun case AMDGPU_UCODE_ID_VCN1:
1786*4882a593Smuzhiyun *type = GFX_FW_TYPE_VCN1;
1787*4882a593Smuzhiyun break;
1788*4882a593Smuzhiyun case AMDGPU_UCODE_ID_DMCU_ERAM:
1789*4882a593Smuzhiyun *type = GFX_FW_TYPE_DMCU_ERAM;
1790*4882a593Smuzhiyun break;
1791*4882a593Smuzhiyun case AMDGPU_UCODE_ID_DMCU_INTV:
1792*4882a593Smuzhiyun *type = GFX_FW_TYPE_DMCU_ISR;
1793*4882a593Smuzhiyun break;
1794*4882a593Smuzhiyun case AMDGPU_UCODE_ID_VCN0_RAM:
1795*4882a593Smuzhiyun *type = GFX_FW_TYPE_VCN0_RAM;
1796*4882a593Smuzhiyun break;
1797*4882a593Smuzhiyun case AMDGPU_UCODE_ID_VCN1_RAM:
1798*4882a593Smuzhiyun *type = GFX_FW_TYPE_VCN1_RAM;
1799*4882a593Smuzhiyun break;
1800*4882a593Smuzhiyun case AMDGPU_UCODE_ID_DMCUB:
1801*4882a593Smuzhiyun *type = GFX_FW_TYPE_DMUB;
1802*4882a593Smuzhiyun break;
1803*4882a593Smuzhiyun case AMDGPU_UCODE_ID_MAXIMUM:
1804*4882a593Smuzhiyun default:
1805*4882a593Smuzhiyun return -EINVAL;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun return 0;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
psp_print_fw_hdr(struct psp_context * psp,struct amdgpu_firmware_info * ucode)1811*4882a593Smuzhiyun static void psp_print_fw_hdr(struct psp_context *psp,
1812*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode)
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
1815*4882a593Smuzhiyun struct common_firmware_header *hdr;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun switch (ucode->ucode_id) {
1818*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA0:
1819*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA1:
1820*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA2:
1821*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA3:
1822*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA4:
1823*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA5:
1824*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA6:
1825*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SDMA7:
1826*4882a593Smuzhiyun hdr = (struct common_firmware_header *)
1827*4882a593Smuzhiyun adev->sdma.instance[ucode->ucode_id - AMDGPU_UCODE_ID_SDMA0].fw->data;
1828*4882a593Smuzhiyun amdgpu_ucode_print_sdma_hdr(hdr);
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_CE:
1831*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->gfx.ce_fw->data;
1832*4882a593Smuzhiyun amdgpu_ucode_print_gfx_hdr(hdr);
1833*4882a593Smuzhiyun break;
1834*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_PFP:
1835*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->gfx.pfp_fw->data;
1836*4882a593Smuzhiyun amdgpu_ucode_print_gfx_hdr(hdr);
1837*4882a593Smuzhiyun break;
1838*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_ME:
1839*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->gfx.me_fw->data;
1840*4882a593Smuzhiyun amdgpu_ucode_print_gfx_hdr(hdr);
1841*4882a593Smuzhiyun break;
1842*4882a593Smuzhiyun case AMDGPU_UCODE_ID_CP_MEC1:
1843*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->gfx.mec_fw->data;
1844*4882a593Smuzhiyun amdgpu_ucode_print_gfx_hdr(hdr);
1845*4882a593Smuzhiyun break;
1846*4882a593Smuzhiyun case AMDGPU_UCODE_ID_RLC_G:
1847*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->gfx.rlc_fw->data;
1848*4882a593Smuzhiyun amdgpu_ucode_print_rlc_hdr(hdr);
1849*4882a593Smuzhiyun break;
1850*4882a593Smuzhiyun case AMDGPU_UCODE_ID_SMC:
1851*4882a593Smuzhiyun hdr = (struct common_firmware_header *)adev->pm.fw->data;
1852*4882a593Smuzhiyun amdgpu_ucode_print_smc_hdr(hdr);
1853*4882a593Smuzhiyun break;
1854*4882a593Smuzhiyun default:
1855*4882a593Smuzhiyun break;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
psp_prep_load_ip_fw_cmd_buf(struct amdgpu_firmware_info * ucode,struct psp_gfx_cmd_resp * cmd)1859*4882a593Smuzhiyun static int psp_prep_load_ip_fw_cmd_buf(struct amdgpu_firmware_info *ucode,
1860*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun int ret;
1863*4882a593Smuzhiyun uint64_t fw_mem_mc_addr = ucode->mc_addr;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
1868*4882a593Smuzhiyun cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
1869*4882a593Smuzhiyun cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
1870*4882a593Smuzhiyun cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun ret = psp_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
1873*4882a593Smuzhiyun if (ret)
1874*4882a593Smuzhiyun DRM_ERROR("Unknown firmware type\n");
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun return ret;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
psp_execute_np_fw_load(struct psp_context * psp,struct amdgpu_firmware_info * ucode)1879*4882a593Smuzhiyun static int psp_execute_np_fw_load(struct psp_context *psp,
1880*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun int ret = 0;
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun ret = psp_prep_load_ip_fw_cmd_buf(ucode, psp->cmd);
1885*4882a593Smuzhiyun if (ret)
1886*4882a593Smuzhiyun return ret;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
1889*4882a593Smuzhiyun psp->fence_buf_mc_addr);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun return ret;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
psp_load_smu_fw(struct psp_context * psp)1894*4882a593Smuzhiyun static int psp_load_smu_fw(struct psp_context *psp)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun int ret;
1897*4882a593Smuzhiyun struct amdgpu_device* adev = psp->adev;
1898*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode =
1899*4882a593Smuzhiyun &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
1900*4882a593Smuzhiyun struct amdgpu_ras *ras = psp->ras.ras;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun if (!ucode->fw || amdgpu_sriov_vf(psp->adev))
1903*4882a593Smuzhiyun return 0;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun if (amdgpu_in_reset(adev) && ras && ras->supported) {
1907*4882a593Smuzhiyun ret = amdgpu_dpm_set_mp1_state(adev, PP_MP1_STATE_UNLOAD);
1908*4882a593Smuzhiyun if (ret) {
1909*4882a593Smuzhiyun DRM_WARN("Failed to set MP1 state prepare for reload\n");
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun ret = psp_execute_np_fw_load(psp, ucode);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun if (ret)
1916*4882a593Smuzhiyun DRM_ERROR("PSP load smu failed!\n");
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun return ret;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
fw_load_skip_check(struct psp_context * psp,struct amdgpu_firmware_info * ucode)1921*4882a593Smuzhiyun static bool fw_load_skip_check(struct psp_context *psp,
1922*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode)
1923*4882a593Smuzhiyun {
1924*4882a593Smuzhiyun if (!ucode->fw || !ucode->ucode_size)
1925*4882a593Smuzhiyun return true;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
1928*4882a593Smuzhiyun (psp_smu_reload_quirk(psp) ||
1929*4882a593Smuzhiyun psp->autoload_supported ||
1930*4882a593Smuzhiyun psp->pmfw_centralized_cstate_management))
1931*4882a593Smuzhiyun return true;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun if (amdgpu_sriov_vf(psp->adev) &&
1934*4882a593Smuzhiyun (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
1935*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
1936*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2
1937*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3
1938*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA4
1939*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA5
1940*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA6
1941*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA7
1942*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G
1943*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL
1944*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM
1945*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM
1946*4882a593Smuzhiyun || ucode->ucode_id == AMDGPU_UCODE_ID_SMC))
1947*4882a593Smuzhiyun /*skip ucode loading in SRIOV VF */
1948*4882a593Smuzhiyun return true;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun if (psp->autoload_supported &&
1951*4882a593Smuzhiyun (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1_JT ||
1952*4882a593Smuzhiyun ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2_JT))
1953*4882a593Smuzhiyun /* skip mec JT when autoload is enabled */
1954*4882a593Smuzhiyun return true;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun return false;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
psp_np_fw_load(struct psp_context * psp)1959*4882a593Smuzhiyun static int psp_np_fw_load(struct psp_context *psp)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun int i, ret;
1962*4882a593Smuzhiyun struct amdgpu_firmware_info *ucode;
1963*4882a593Smuzhiyun struct amdgpu_device* adev = psp->adev;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun if (psp->autoload_supported &&
1966*4882a593Smuzhiyun !psp->pmfw_centralized_cstate_management) {
1967*4882a593Smuzhiyun ret = psp_load_smu_fw(psp);
1968*4882a593Smuzhiyun if (ret)
1969*4882a593Smuzhiyun return ret;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun for (i = 0; i < adev->firmware.max_ucodes; i++) {
1973*4882a593Smuzhiyun ucode = &adev->firmware.ucode[i];
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
1976*4882a593Smuzhiyun !fw_load_skip_check(psp, ucode)) {
1977*4882a593Smuzhiyun ret = psp_load_smu_fw(psp);
1978*4882a593Smuzhiyun if (ret)
1979*4882a593Smuzhiyun return ret;
1980*4882a593Smuzhiyun continue;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (fw_load_skip_check(psp, ucode))
1984*4882a593Smuzhiyun continue;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun if (psp->autoload_supported &&
1987*4882a593Smuzhiyun (adev->asic_type == CHIP_SIENNA_CICHLID ||
1988*4882a593Smuzhiyun adev->asic_type == CHIP_NAVY_FLOUNDER) &&
1989*4882a593Smuzhiyun (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1 ||
1990*4882a593Smuzhiyun ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2 ||
1991*4882a593Smuzhiyun ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3))
1992*4882a593Smuzhiyun /* PSP only receive one SDMA fw for sienna_cichlid,
1993*4882a593Smuzhiyun * as all four sdma fw are same */
1994*4882a593Smuzhiyun continue;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun psp_print_fw_hdr(psp, ucode);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun ret = psp_execute_np_fw_load(psp, ucode);
1999*4882a593Smuzhiyun if (ret)
2000*4882a593Smuzhiyun return ret;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /* Start rlc autoload after psp recieved all the gfx firmware */
2003*4882a593Smuzhiyun if (psp->autoload_supported && ucode->ucode_id == (amdgpu_sriov_vf(adev) ?
2004*4882a593Smuzhiyun AMDGPU_UCODE_ID_CP_MEC2 : AMDGPU_UCODE_ID_RLC_G)) {
2005*4882a593Smuzhiyun ret = psp_rlc_autoload_start(psp);
2006*4882a593Smuzhiyun if (ret) {
2007*4882a593Smuzhiyun DRM_ERROR("Failed to start rlc autoload\n");
2008*4882a593Smuzhiyun return ret;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun return 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
psp_load_fw(struct amdgpu_device * adev)2016*4882a593Smuzhiyun static int psp_load_fw(struct amdgpu_device *adev)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun int ret;
2019*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev)) {
2022*4882a593Smuzhiyun psp_ring_stop(psp, PSP_RING_TYPE__KM); /* should not destroy ring, only stop */
2023*4882a593Smuzhiyun goto skip_memalloc;
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
2027*4882a593Smuzhiyun if (!psp->cmd)
2028*4882a593Smuzhiyun return -ENOMEM;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
2031*4882a593Smuzhiyun AMDGPU_GEM_DOMAIN_GTT,
2032*4882a593Smuzhiyun &psp->fw_pri_bo,
2033*4882a593Smuzhiyun &psp->fw_pri_mc_addr,
2034*4882a593Smuzhiyun &psp->fw_pri_buf);
2035*4882a593Smuzhiyun if (ret)
2036*4882a593Smuzhiyun goto failed;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
2039*4882a593Smuzhiyun AMDGPU_GEM_DOMAIN_VRAM,
2040*4882a593Smuzhiyun &psp->fence_buf_bo,
2041*4882a593Smuzhiyun &psp->fence_buf_mc_addr,
2042*4882a593Smuzhiyun &psp->fence_buf);
2043*4882a593Smuzhiyun if (ret)
2044*4882a593Smuzhiyun goto failed;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
2047*4882a593Smuzhiyun AMDGPU_GEM_DOMAIN_VRAM,
2048*4882a593Smuzhiyun &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
2049*4882a593Smuzhiyun (void **)&psp->cmd_buf_mem);
2050*4882a593Smuzhiyun if (ret)
2051*4882a593Smuzhiyun goto failed;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
2056*4882a593Smuzhiyun if (ret) {
2057*4882a593Smuzhiyun DRM_ERROR("PSP ring init failed!\n");
2058*4882a593Smuzhiyun goto failed;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun skip_memalloc:
2062*4882a593Smuzhiyun ret = psp_hw_start(psp);
2063*4882a593Smuzhiyun if (ret)
2064*4882a593Smuzhiyun goto failed;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun ret = psp_np_fw_load(psp);
2067*4882a593Smuzhiyun if (ret)
2068*4882a593Smuzhiyun goto failed;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun ret = psp_asd_load(psp);
2071*4882a593Smuzhiyun if (ret) {
2072*4882a593Smuzhiyun DRM_ERROR("PSP load asd failed!\n");
2073*4882a593Smuzhiyun return ret;
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun if (psp->adev->psp.ta_fw) {
2077*4882a593Smuzhiyun ret = psp_ras_initialize(psp);
2078*4882a593Smuzhiyun if (ret)
2079*4882a593Smuzhiyun dev_err(psp->adev->dev,
2080*4882a593Smuzhiyun "RAS: Failed to initialize RAS\n");
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun ret = psp_hdcp_initialize(psp);
2083*4882a593Smuzhiyun if (ret)
2084*4882a593Smuzhiyun dev_err(psp->adev->dev,
2085*4882a593Smuzhiyun "HDCP: Failed to initialize HDCP\n");
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun ret = psp_dtm_initialize(psp);
2088*4882a593Smuzhiyun if (ret)
2089*4882a593Smuzhiyun dev_err(psp->adev->dev,
2090*4882a593Smuzhiyun "DTM: Failed to initialize DTM\n");
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun ret = psp_rap_initialize(psp);
2093*4882a593Smuzhiyun if (ret)
2094*4882a593Smuzhiyun dev_err(psp->adev->dev,
2095*4882a593Smuzhiyun "RAP: Failed to initialize RAP\n");
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun return 0;
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun failed:
2101*4882a593Smuzhiyun /*
2102*4882a593Smuzhiyun * all cleanup jobs (xgmi terminate, ras terminate,
2103*4882a593Smuzhiyun * ring destroy, cmd/fence/fw buffers destory,
2104*4882a593Smuzhiyun * psp->cmd destory) are delayed to psp_hw_fini
2105*4882a593Smuzhiyun */
2106*4882a593Smuzhiyun return ret;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
psp_hw_init(void * handle)2109*4882a593Smuzhiyun static int psp_hw_init(void *handle)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun int ret;
2112*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun mutex_lock(&adev->firmware.mutex);
2115*4882a593Smuzhiyun /*
2116*4882a593Smuzhiyun * This sequence is just used on hw_init only once, no need on
2117*4882a593Smuzhiyun * resume.
2118*4882a593Smuzhiyun */
2119*4882a593Smuzhiyun ret = amdgpu_ucode_init_bo(adev);
2120*4882a593Smuzhiyun if (ret)
2121*4882a593Smuzhiyun goto failed;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun ret = psp_load_fw(adev);
2124*4882a593Smuzhiyun if (ret) {
2125*4882a593Smuzhiyun DRM_ERROR("PSP firmware loading failed\n");
2126*4882a593Smuzhiyun goto failed;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun mutex_unlock(&adev->firmware.mutex);
2130*4882a593Smuzhiyun return 0;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun failed:
2133*4882a593Smuzhiyun adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
2134*4882a593Smuzhiyun mutex_unlock(&adev->firmware.mutex);
2135*4882a593Smuzhiyun return -EINVAL;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun
psp_hw_fini(void * handle)2138*4882a593Smuzhiyun static int psp_hw_fini(void *handle)
2139*4882a593Smuzhiyun {
2140*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2141*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
2142*4882a593Smuzhiyun int ret;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun if (psp->adev->psp.ta_fw) {
2145*4882a593Smuzhiyun psp_ras_terminate(psp);
2146*4882a593Smuzhiyun psp_rap_terminate(psp);
2147*4882a593Smuzhiyun psp_dtm_terminate(psp);
2148*4882a593Smuzhiyun psp_hdcp_terminate(psp);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (adev->gmc.xgmi.num_physical_nodes > 1)
2151*4882a593Smuzhiyun psp_xgmi_terminate(psp);
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun psp_asd_unload(psp);
2155*4882a593Smuzhiyun ret = psp_clear_vf_fw(psp);
2156*4882a593Smuzhiyun if (ret) {
2157*4882a593Smuzhiyun DRM_ERROR("PSP clear vf fw!\n");
2158*4882a593Smuzhiyun return ret;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun psp_tmr_terminate(psp);
2162*4882a593Smuzhiyun psp_ring_destroy(psp, PSP_RING_TYPE__KM);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->fw_pri_bo,
2165*4882a593Smuzhiyun &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
2166*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->fence_buf_bo,
2167*4882a593Smuzhiyun &psp->fence_buf_mc_addr, &psp->fence_buf);
2168*4882a593Smuzhiyun amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
2169*4882a593Smuzhiyun (void **)&psp->cmd_buf_mem);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun kfree(psp->cmd);
2172*4882a593Smuzhiyun psp->cmd = NULL;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun return 0;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun
psp_suspend(void * handle)2177*4882a593Smuzhiyun static int psp_suspend(void *handle)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun int ret;
2180*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2181*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun if (adev->gmc.xgmi.num_physical_nodes > 1 &&
2184*4882a593Smuzhiyun psp->xgmi_context.initialized == 1) {
2185*4882a593Smuzhiyun ret = psp_xgmi_terminate(psp);
2186*4882a593Smuzhiyun if (ret) {
2187*4882a593Smuzhiyun DRM_ERROR("Failed to terminate xgmi ta\n");
2188*4882a593Smuzhiyun return ret;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun if (psp->adev->psp.ta_fw) {
2193*4882a593Smuzhiyun ret = psp_ras_terminate(psp);
2194*4882a593Smuzhiyun if (ret) {
2195*4882a593Smuzhiyun DRM_ERROR("Failed to terminate ras ta\n");
2196*4882a593Smuzhiyun return ret;
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun ret = psp_hdcp_terminate(psp);
2199*4882a593Smuzhiyun if (ret) {
2200*4882a593Smuzhiyun DRM_ERROR("Failed to terminate hdcp ta\n");
2201*4882a593Smuzhiyun return ret;
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun ret = psp_dtm_terminate(psp);
2204*4882a593Smuzhiyun if (ret) {
2205*4882a593Smuzhiyun DRM_ERROR("Failed to terminate dtm ta\n");
2206*4882a593Smuzhiyun return ret;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun ret = psp_rap_terminate(psp);
2209*4882a593Smuzhiyun if (ret) {
2210*4882a593Smuzhiyun DRM_ERROR("Failed to terminate rap ta\n");
2211*4882a593Smuzhiyun return ret;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun ret = psp_asd_unload(psp);
2216*4882a593Smuzhiyun if (ret) {
2217*4882a593Smuzhiyun DRM_ERROR("Failed to unload asd\n");
2218*4882a593Smuzhiyun return ret;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun ret = psp_tmr_terminate(psp);
2222*4882a593Smuzhiyun if (ret) {
2223*4882a593Smuzhiyun DRM_ERROR("Failed to terminate tmr\n");
2224*4882a593Smuzhiyun return ret;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
2228*4882a593Smuzhiyun if (ret) {
2229*4882a593Smuzhiyun DRM_ERROR("PSP ring stop failed\n");
2230*4882a593Smuzhiyun return ret;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun return 0;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun
psp_resume(void * handle)2236*4882a593Smuzhiyun static int psp_resume(void *handle)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun int ret;
2239*4882a593Smuzhiyun struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2240*4882a593Smuzhiyun struct psp_context *psp = &adev->psp;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun DRM_INFO("PSP is resuming...\n");
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun ret = psp_mem_training(psp, PSP_MEM_TRAIN_RESUME);
2245*4882a593Smuzhiyun if (ret) {
2246*4882a593Smuzhiyun DRM_ERROR("Failed to process memory training!\n");
2247*4882a593Smuzhiyun return ret;
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun mutex_lock(&adev->firmware.mutex);
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun ret = psp_hw_start(psp);
2253*4882a593Smuzhiyun if (ret)
2254*4882a593Smuzhiyun goto failed;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun ret = psp_np_fw_load(psp);
2257*4882a593Smuzhiyun if (ret)
2258*4882a593Smuzhiyun goto failed;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun ret = psp_asd_load(psp);
2261*4882a593Smuzhiyun if (ret) {
2262*4882a593Smuzhiyun DRM_ERROR("PSP load asd failed!\n");
2263*4882a593Smuzhiyun goto failed;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun if (adev->gmc.xgmi.num_physical_nodes > 1) {
2267*4882a593Smuzhiyun ret = psp_xgmi_initialize(psp);
2268*4882a593Smuzhiyun /* Warning the XGMI seesion initialize failure
2269*4882a593Smuzhiyun * Instead of stop driver initialization
2270*4882a593Smuzhiyun */
2271*4882a593Smuzhiyun if (ret)
2272*4882a593Smuzhiyun dev_err(psp->adev->dev,
2273*4882a593Smuzhiyun "XGMI: Failed to initialize XGMI session\n");
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (psp->adev->psp.ta_fw) {
2277*4882a593Smuzhiyun ret = psp_ras_initialize(psp);
2278*4882a593Smuzhiyun if (ret)
2279*4882a593Smuzhiyun dev_err(psp->adev->dev,
2280*4882a593Smuzhiyun "RAS: Failed to initialize RAS\n");
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun ret = psp_hdcp_initialize(psp);
2283*4882a593Smuzhiyun if (ret)
2284*4882a593Smuzhiyun dev_err(psp->adev->dev,
2285*4882a593Smuzhiyun "HDCP: Failed to initialize HDCP\n");
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun ret = psp_dtm_initialize(psp);
2288*4882a593Smuzhiyun if (ret)
2289*4882a593Smuzhiyun dev_err(psp->adev->dev,
2290*4882a593Smuzhiyun "DTM: Failed to initialize DTM\n");
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun ret = psp_rap_initialize(psp);
2293*4882a593Smuzhiyun if (ret)
2294*4882a593Smuzhiyun dev_err(psp->adev->dev,
2295*4882a593Smuzhiyun "RAP: Failed to initialize RAP\n");
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun mutex_unlock(&adev->firmware.mutex);
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun return 0;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun failed:
2303*4882a593Smuzhiyun DRM_ERROR("PSP resume failed\n");
2304*4882a593Smuzhiyun mutex_unlock(&adev->firmware.mutex);
2305*4882a593Smuzhiyun return ret;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun
psp_gpu_reset(struct amdgpu_device * adev)2308*4882a593Smuzhiyun int psp_gpu_reset(struct amdgpu_device *adev)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun int ret;
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
2313*4882a593Smuzhiyun return 0;
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun mutex_lock(&adev->psp.mutex);
2316*4882a593Smuzhiyun ret = psp_mode1_reset(&adev->psp);
2317*4882a593Smuzhiyun mutex_unlock(&adev->psp.mutex);
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun return ret;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun
psp_rlc_autoload_start(struct psp_context * psp)2322*4882a593Smuzhiyun int psp_rlc_autoload_start(struct psp_context *psp)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun int ret;
2325*4882a593Smuzhiyun struct psp_gfx_cmd_resp *cmd;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
2328*4882a593Smuzhiyun if (!cmd)
2329*4882a593Smuzhiyun return -ENOMEM;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun cmd->cmd_id = GFX_CMD_ID_AUTOLOAD_RLC;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun ret = psp_cmd_submit_buf(psp, NULL, cmd,
2334*4882a593Smuzhiyun psp->fence_buf_mc_addr);
2335*4882a593Smuzhiyun kfree(cmd);
2336*4882a593Smuzhiyun return ret;
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun
psp_update_vcn_sram(struct amdgpu_device * adev,int inst_idx,uint64_t cmd_gpu_addr,int cmd_size)2339*4882a593Smuzhiyun int psp_update_vcn_sram(struct amdgpu_device *adev, int inst_idx,
2340*4882a593Smuzhiyun uint64_t cmd_gpu_addr, int cmd_size)
2341*4882a593Smuzhiyun {
2342*4882a593Smuzhiyun struct amdgpu_firmware_info ucode = {0};
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun ucode.ucode_id = inst_idx ? AMDGPU_UCODE_ID_VCN1_RAM :
2345*4882a593Smuzhiyun AMDGPU_UCODE_ID_VCN0_RAM;
2346*4882a593Smuzhiyun ucode.mc_addr = cmd_gpu_addr;
2347*4882a593Smuzhiyun ucode.ucode_size = cmd_size;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun return psp_execute_np_fw_load(&adev->psp, &ucode);
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
psp_ring_cmd_submit(struct psp_context * psp,uint64_t cmd_buf_mc_addr,uint64_t fence_mc_addr,int index)2352*4882a593Smuzhiyun int psp_ring_cmd_submit(struct psp_context *psp,
2353*4882a593Smuzhiyun uint64_t cmd_buf_mc_addr,
2354*4882a593Smuzhiyun uint64_t fence_mc_addr,
2355*4882a593Smuzhiyun int index)
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun unsigned int psp_write_ptr_reg = 0;
2358*4882a593Smuzhiyun struct psp_gfx_rb_frame *write_frame;
2359*4882a593Smuzhiyun struct psp_ring *ring = &psp->km_ring;
2360*4882a593Smuzhiyun struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
2361*4882a593Smuzhiyun struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
2362*4882a593Smuzhiyun ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
2363*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
2364*4882a593Smuzhiyun uint32_t ring_size_dw = ring->ring_size / 4;
2365*4882a593Smuzhiyun uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun /* KM (GPCOM) prepare write pointer */
2368*4882a593Smuzhiyun psp_write_ptr_reg = psp_ring_get_wptr(psp);
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun /* Update KM RB frame pointer to new frame */
2371*4882a593Smuzhiyun /* write_frame ptr increments by size of rb_frame in bytes */
2372*4882a593Smuzhiyun /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
2373*4882a593Smuzhiyun if ((psp_write_ptr_reg % ring_size_dw) == 0)
2374*4882a593Smuzhiyun write_frame = ring_buffer_start;
2375*4882a593Smuzhiyun else
2376*4882a593Smuzhiyun write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
2377*4882a593Smuzhiyun /* Check invalid write_frame ptr address */
2378*4882a593Smuzhiyun if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
2379*4882a593Smuzhiyun DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
2380*4882a593Smuzhiyun ring_buffer_start, ring_buffer_end, write_frame);
2381*4882a593Smuzhiyun DRM_ERROR("write_frame is pointing to address out of bounds\n");
2382*4882a593Smuzhiyun return -EINVAL;
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun /* Initialize KM RB frame */
2386*4882a593Smuzhiyun memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun /* Update KM RB frame */
2389*4882a593Smuzhiyun write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
2390*4882a593Smuzhiyun write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
2391*4882a593Smuzhiyun write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
2392*4882a593Smuzhiyun write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
2393*4882a593Smuzhiyun write_frame->fence_value = index;
2394*4882a593Smuzhiyun amdgpu_asic_flush_hdp(adev, NULL);
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun /* Update the write Pointer in DWORDs */
2397*4882a593Smuzhiyun psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
2398*4882a593Smuzhiyun psp_ring_set_wptr(psp, psp_write_ptr_reg);
2399*4882a593Smuzhiyun return 0;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
psp_init_asd_microcode(struct psp_context * psp,const char * chip_name)2402*4882a593Smuzhiyun int psp_init_asd_microcode(struct psp_context *psp,
2403*4882a593Smuzhiyun const char *chip_name)
2404*4882a593Smuzhiyun {
2405*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
2406*4882a593Smuzhiyun char fw_name[30];
2407*4882a593Smuzhiyun const struct psp_firmware_header_v1_0 *asd_hdr;
2408*4882a593Smuzhiyun int err = 0;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun if (!chip_name) {
2411*4882a593Smuzhiyun dev_err(adev->dev, "invalid chip name for asd microcode\n");
2412*4882a593Smuzhiyun return -EINVAL;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
2416*4882a593Smuzhiyun err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
2417*4882a593Smuzhiyun if (err)
2418*4882a593Smuzhiyun goto out;
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun err = amdgpu_ucode_validate(adev->psp.asd_fw);
2421*4882a593Smuzhiyun if (err)
2422*4882a593Smuzhiyun goto out;
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun asd_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
2425*4882a593Smuzhiyun adev->psp.asd_fw_version = le32_to_cpu(asd_hdr->header.ucode_version);
2426*4882a593Smuzhiyun adev->psp.asd_feature_version = le32_to_cpu(asd_hdr->ucode_feature_version);
2427*4882a593Smuzhiyun adev->psp.asd_ucode_size = le32_to_cpu(asd_hdr->header.ucode_size_bytes);
2428*4882a593Smuzhiyun adev->psp.asd_start_addr = (uint8_t *)asd_hdr +
2429*4882a593Smuzhiyun le32_to_cpu(asd_hdr->header.ucode_array_offset_bytes);
2430*4882a593Smuzhiyun return 0;
2431*4882a593Smuzhiyun out:
2432*4882a593Smuzhiyun dev_err(adev->dev, "fail to initialize asd microcode\n");
2433*4882a593Smuzhiyun release_firmware(adev->psp.asd_fw);
2434*4882a593Smuzhiyun adev->psp.asd_fw = NULL;
2435*4882a593Smuzhiyun return err;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun
psp_init_sos_microcode(struct psp_context * psp,const char * chip_name)2438*4882a593Smuzhiyun int psp_init_sos_microcode(struct psp_context *psp,
2439*4882a593Smuzhiyun const char *chip_name)
2440*4882a593Smuzhiyun {
2441*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
2442*4882a593Smuzhiyun char fw_name[30];
2443*4882a593Smuzhiyun const struct psp_firmware_header_v1_0 *sos_hdr;
2444*4882a593Smuzhiyun const struct psp_firmware_header_v1_1 *sos_hdr_v1_1;
2445*4882a593Smuzhiyun const struct psp_firmware_header_v1_2 *sos_hdr_v1_2;
2446*4882a593Smuzhiyun const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
2447*4882a593Smuzhiyun int err = 0;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun if (!chip_name) {
2450*4882a593Smuzhiyun dev_err(adev->dev, "invalid chip name for sos microcode\n");
2451*4882a593Smuzhiyun return -EINVAL;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
2455*4882a593Smuzhiyun err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
2456*4882a593Smuzhiyun if (err)
2457*4882a593Smuzhiyun goto out;
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun err = amdgpu_ucode_validate(adev->psp.sos_fw);
2460*4882a593Smuzhiyun if (err)
2461*4882a593Smuzhiyun goto out;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
2464*4882a593Smuzhiyun amdgpu_ucode_print_psp_hdr(&sos_hdr->header);
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun switch (sos_hdr->header.header_version_major) {
2467*4882a593Smuzhiyun case 1:
2468*4882a593Smuzhiyun adev->psp.sos_fw_version = le32_to_cpu(sos_hdr->header.ucode_version);
2469*4882a593Smuzhiyun adev->psp.sos_feature_version = le32_to_cpu(sos_hdr->ucode_feature_version);
2470*4882a593Smuzhiyun adev->psp.sos_bin_size = le32_to_cpu(sos_hdr->sos_size_bytes);
2471*4882a593Smuzhiyun adev->psp.sys_bin_size = le32_to_cpu(sos_hdr->sos_offset_bytes);
2472*4882a593Smuzhiyun adev->psp.sys_start_addr = (uint8_t *)sos_hdr +
2473*4882a593Smuzhiyun le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
2474*4882a593Smuzhiyun adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2475*4882a593Smuzhiyun le32_to_cpu(sos_hdr->sos_offset_bytes);
2476*4882a593Smuzhiyun if (sos_hdr->header.header_version_minor == 1) {
2477*4882a593Smuzhiyun sos_hdr_v1_1 = (const struct psp_firmware_header_v1_1 *)adev->psp.sos_fw->data;
2478*4882a593Smuzhiyun adev->psp.toc_bin_size = le32_to_cpu(sos_hdr_v1_1->toc_size_bytes);
2479*4882a593Smuzhiyun adev->psp.toc_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2480*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_1->toc_offset_bytes);
2481*4882a593Smuzhiyun adev->psp.kdb_bin_size = le32_to_cpu(sos_hdr_v1_1->kdb_size_bytes);
2482*4882a593Smuzhiyun adev->psp.kdb_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2483*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_1->kdb_offset_bytes);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun if (sos_hdr->header.header_version_minor == 2) {
2486*4882a593Smuzhiyun sos_hdr_v1_2 = (const struct psp_firmware_header_v1_2 *)adev->psp.sos_fw->data;
2487*4882a593Smuzhiyun adev->psp.kdb_bin_size = le32_to_cpu(sos_hdr_v1_2->kdb_size_bytes);
2488*4882a593Smuzhiyun adev->psp.kdb_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2489*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_2->kdb_offset_bytes);
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun if (sos_hdr->header.header_version_minor == 3) {
2492*4882a593Smuzhiyun sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;
2493*4882a593Smuzhiyun adev->psp.toc_bin_size = le32_to_cpu(sos_hdr_v1_3->v1_1.toc_size_bytes);
2494*4882a593Smuzhiyun adev->psp.toc_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2495*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_3->v1_1.toc_offset_bytes);
2496*4882a593Smuzhiyun adev->psp.kdb_bin_size = le32_to_cpu(sos_hdr_v1_3->v1_1.kdb_size_bytes);
2497*4882a593Smuzhiyun adev->psp.kdb_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2498*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_3->v1_1.kdb_offset_bytes);
2499*4882a593Smuzhiyun adev->psp.spl_bin_size = le32_to_cpu(sos_hdr_v1_3->spl_size_bytes);
2500*4882a593Smuzhiyun adev->psp.spl_start_addr = (uint8_t *)adev->psp.sys_start_addr +
2501*4882a593Smuzhiyun le32_to_cpu(sos_hdr_v1_3->spl_offset_bytes);
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun break;
2504*4882a593Smuzhiyun default:
2505*4882a593Smuzhiyun dev_err(adev->dev,
2506*4882a593Smuzhiyun "unsupported psp sos firmware\n");
2507*4882a593Smuzhiyun err = -EINVAL;
2508*4882a593Smuzhiyun goto out;
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun return 0;
2512*4882a593Smuzhiyun out:
2513*4882a593Smuzhiyun dev_err(adev->dev,
2514*4882a593Smuzhiyun "failed to init sos firmware\n");
2515*4882a593Smuzhiyun release_firmware(adev->psp.sos_fw);
2516*4882a593Smuzhiyun adev->psp.sos_fw = NULL;
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun return err;
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun
parse_ta_bin_descriptor(struct psp_context * psp,const struct ta_fw_bin_desc * desc,const struct ta_firmware_header_v2_0 * ta_hdr)2521*4882a593Smuzhiyun int parse_ta_bin_descriptor(struct psp_context *psp,
2522*4882a593Smuzhiyun const struct ta_fw_bin_desc *desc,
2523*4882a593Smuzhiyun const struct ta_firmware_header_v2_0 *ta_hdr)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun uint8_t *ucode_start_addr = NULL;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun if (!psp || !desc || !ta_hdr)
2528*4882a593Smuzhiyun return -EINVAL;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun ucode_start_addr = (uint8_t *)ta_hdr +
2531*4882a593Smuzhiyun le32_to_cpu(desc->offset_bytes) +
2532*4882a593Smuzhiyun le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun switch (desc->fw_type) {
2535*4882a593Smuzhiyun case TA_FW_TYPE_PSP_ASD:
2536*4882a593Smuzhiyun psp->asd_fw_version = le32_to_cpu(desc->fw_version);
2537*4882a593Smuzhiyun psp->asd_feature_version = le32_to_cpu(desc->fw_version);
2538*4882a593Smuzhiyun psp->asd_ucode_size = le32_to_cpu(desc->size_bytes);
2539*4882a593Smuzhiyun psp->asd_start_addr = ucode_start_addr;
2540*4882a593Smuzhiyun psp->asd_fw = psp->ta_fw;
2541*4882a593Smuzhiyun break;
2542*4882a593Smuzhiyun case TA_FW_TYPE_PSP_XGMI:
2543*4882a593Smuzhiyun psp->ta_xgmi_ucode_version = le32_to_cpu(desc->fw_version);
2544*4882a593Smuzhiyun psp->ta_xgmi_ucode_size = le32_to_cpu(desc->size_bytes);
2545*4882a593Smuzhiyun psp->ta_xgmi_start_addr = ucode_start_addr;
2546*4882a593Smuzhiyun break;
2547*4882a593Smuzhiyun case TA_FW_TYPE_PSP_RAS:
2548*4882a593Smuzhiyun psp->ta_ras_ucode_version = le32_to_cpu(desc->fw_version);
2549*4882a593Smuzhiyun psp->ta_ras_ucode_size = le32_to_cpu(desc->size_bytes);
2550*4882a593Smuzhiyun psp->ta_ras_start_addr = ucode_start_addr;
2551*4882a593Smuzhiyun break;
2552*4882a593Smuzhiyun case TA_FW_TYPE_PSP_HDCP:
2553*4882a593Smuzhiyun psp->ta_hdcp_ucode_version = le32_to_cpu(desc->fw_version);
2554*4882a593Smuzhiyun psp->ta_hdcp_ucode_size = le32_to_cpu(desc->size_bytes);
2555*4882a593Smuzhiyun psp->ta_hdcp_start_addr = ucode_start_addr;
2556*4882a593Smuzhiyun break;
2557*4882a593Smuzhiyun case TA_FW_TYPE_PSP_DTM:
2558*4882a593Smuzhiyun psp->ta_dtm_ucode_version = le32_to_cpu(desc->fw_version);
2559*4882a593Smuzhiyun psp->ta_dtm_ucode_size = le32_to_cpu(desc->size_bytes);
2560*4882a593Smuzhiyun psp->ta_dtm_start_addr = ucode_start_addr;
2561*4882a593Smuzhiyun break;
2562*4882a593Smuzhiyun case TA_FW_TYPE_PSP_RAP:
2563*4882a593Smuzhiyun psp->ta_rap_ucode_version = le32_to_cpu(desc->fw_version);
2564*4882a593Smuzhiyun psp->ta_rap_ucode_size = le32_to_cpu(desc->size_bytes);
2565*4882a593Smuzhiyun psp->ta_rap_start_addr = ucode_start_addr;
2566*4882a593Smuzhiyun break;
2567*4882a593Smuzhiyun default:
2568*4882a593Smuzhiyun dev_warn(psp->adev->dev, "Unsupported TA type: %d\n", desc->fw_type);
2569*4882a593Smuzhiyun break;
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun return 0;
2573*4882a593Smuzhiyun }
2574*4882a593Smuzhiyun
psp_init_ta_microcode(struct psp_context * psp,const char * chip_name)2575*4882a593Smuzhiyun int psp_init_ta_microcode(struct psp_context *psp,
2576*4882a593Smuzhiyun const char *chip_name)
2577*4882a593Smuzhiyun {
2578*4882a593Smuzhiyun struct amdgpu_device *adev = psp->adev;
2579*4882a593Smuzhiyun char fw_name[30];
2580*4882a593Smuzhiyun const struct ta_firmware_header_v2_0 *ta_hdr;
2581*4882a593Smuzhiyun int err = 0;
2582*4882a593Smuzhiyun int ta_index = 0;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun if (!chip_name) {
2585*4882a593Smuzhiyun dev_err(adev->dev, "invalid chip name for ta microcode\n");
2586*4882a593Smuzhiyun return -EINVAL;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
2590*4882a593Smuzhiyun err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
2591*4882a593Smuzhiyun if (err)
2592*4882a593Smuzhiyun goto out;
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun err = amdgpu_ucode_validate(adev->psp.ta_fw);
2595*4882a593Smuzhiyun if (err)
2596*4882a593Smuzhiyun goto out;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun ta_hdr = (const struct ta_firmware_header_v2_0 *)adev->psp.ta_fw->data;
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun if (le16_to_cpu(ta_hdr->header.header_version_major) != 2) {
2601*4882a593Smuzhiyun dev_err(adev->dev, "unsupported TA header version\n");
2602*4882a593Smuzhiyun err = -EINVAL;
2603*4882a593Smuzhiyun goto out;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun if (le32_to_cpu(ta_hdr->ta_fw_bin_count) >= UCODE_MAX_TA_PACKAGING) {
2607*4882a593Smuzhiyun dev_err(adev->dev, "packed TA count exceeds maximum limit\n");
2608*4882a593Smuzhiyun err = -EINVAL;
2609*4882a593Smuzhiyun goto out;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun for (ta_index = 0; ta_index < le32_to_cpu(ta_hdr->ta_fw_bin_count); ta_index++) {
2613*4882a593Smuzhiyun err = parse_ta_bin_descriptor(psp,
2614*4882a593Smuzhiyun &ta_hdr->ta_fw_bin[ta_index],
2615*4882a593Smuzhiyun ta_hdr);
2616*4882a593Smuzhiyun if (err)
2617*4882a593Smuzhiyun goto out;
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun return 0;
2621*4882a593Smuzhiyun out:
2622*4882a593Smuzhiyun dev_err(adev->dev, "fail to initialize ta microcode\n");
2623*4882a593Smuzhiyun release_firmware(adev->psp.ta_fw);
2624*4882a593Smuzhiyun adev->psp.ta_fw = NULL;
2625*4882a593Smuzhiyun return err;
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun
psp_set_clockgating_state(void * handle,enum amd_clockgating_state state)2628*4882a593Smuzhiyun static int psp_set_clockgating_state(void *handle,
2629*4882a593Smuzhiyun enum amd_clockgating_state state)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun return 0;
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
psp_set_powergating_state(void * handle,enum amd_powergating_state state)2634*4882a593Smuzhiyun static int psp_set_powergating_state(void *handle,
2635*4882a593Smuzhiyun enum amd_powergating_state state)
2636*4882a593Smuzhiyun {
2637*4882a593Smuzhiyun return 0;
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun
psp_usbc_pd_fw_sysfs_read(struct device * dev,struct device_attribute * attr,char * buf)2640*4882a593Smuzhiyun static ssize_t psp_usbc_pd_fw_sysfs_read(struct device *dev,
2641*4882a593Smuzhiyun struct device_attribute *attr,
2642*4882a593Smuzhiyun char *buf)
2643*4882a593Smuzhiyun {
2644*4882a593Smuzhiyun struct drm_device *ddev = dev_get_drvdata(dev);
2645*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(ddev);
2646*4882a593Smuzhiyun uint32_t fw_ver;
2647*4882a593Smuzhiyun int ret;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
2650*4882a593Smuzhiyun DRM_INFO("PSP block is not ready yet.");
2651*4882a593Smuzhiyun return -EBUSY;
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun mutex_lock(&adev->psp.mutex);
2655*4882a593Smuzhiyun ret = psp_read_usbc_pd_fw(&adev->psp, &fw_ver);
2656*4882a593Smuzhiyun mutex_unlock(&adev->psp.mutex);
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun if (ret) {
2659*4882a593Smuzhiyun DRM_ERROR("Failed to read USBC PD FW, err = %d", ret);
2660*4882a593Smuzhiyun return ret;
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun return snprintf(buf, PAGE_SIZE, "%x\n", fw_ver);
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
psp_usbc_pd_fw_sysfs_write(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2666*4882a593Smuzhiyun static ssize_t psp_usbc_pd_fw_sysfs_write(struct device *dev,
2667*4882a593Smuzhiyun struct device_attribute *attr,
2668*4882a593Smuzhiyun const char *buf,
2669*4882a593Smuzhiyun size_t count)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun struct drm_device *ddev = dev_get_drvdata(dev);
2672*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(ddev);
2673*4882a593Smuzhiyun void *cpu_addr;
2674*4882a593Smuzhiyun dma_addr_t dma_addr;
2675*4882a593Smuzhiyun int ret;
2676*4882a593Smuzhiyun char fw_name[100];
2677*4882a593Smuzhiyun const struct firmware *usbc_pd_fw;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
2680*4882a593Smuzhiyun DRM_INFO("PSP block is not ready yet.");
2681*4882a593Smuzhiyun return -EBUSY;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "amdgpu/%s", buf);
2685*4882a593Smuzhiyun ret = request_firmware(&usbc_pd_fw, fw_name, adev->dev);
2686*4882a593Smuzhiyun if (ret)
2687*4882a593Smuzhiyun goto fail;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun /* We need contiguous physical mem to place the FW for psp to access */
2690*4882a593Smuzhiyun cpu_addr = dma_alloc_coherent(adev->dev, usbc_pd_fw->size, &dma_addr, GFP_KERNEL);
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun ret = dma_mapping_error(adev->dev, dma_addr);
2693*4882a593Smuzhiyun if (ret)
2694*4882a593Smuzhiyun goto rel_buf;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun memcpy_toio(cpu_addr, usbc_pd_fw->data, usbc_pd_fw->size);
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun /*
2699*4882a593Smuzhiyun * x86 specific workaround.
2700*4882a593Smuzhiyun * Without it the buffer is invisible in PSP.
2701*4882a593Smuzhiyun *
2702*4882a593Smuzhiyun * TODO Remove once PSP starts snooping CPU cache
2703*4882a593Smuzhiyun */
2704*4882a593Smuzhiyun #ifdef CONFIG_X86
2705*4882a593Smuzhiyun clflush_cache_range(cpu_addr, (usbc_pd_fw->size & ~(L1_CACHE_BYTES - 1)));
2706*4882a593Smuzhiyun #endif
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun mutex_lock(&adev->psp.mutex);
2709*4882a593Smuzhiyun ret = psp_load_usbc_pd_fw(&adev->psp, dma_addr);
2710*4882a593Smuzhiyun mutex_unlock(&adev->psp.mutex);
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun rel_buf:
2713*4882a593Smuzhiyun dma_free_coherent(adev->dev, usbc_pd_fw->size, cpu_addr, dma_addr);
2714*4882a593Smuzhiyun release_firmware(usbc_pd_fw);
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun fail:
2717*4882a593Smuzhiyun if (ret) {
2718*4882a593Smuzhiyun DRM_ERROR("Failed to load USBC PD FW, err = %d", ret);
2719*4882a593Smuzhiyun return ret;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun return count;
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun static DEVICE_ATTR(usbc_pd_fw, S_IRUGO | S_IWUSR,
2726*4882a593Smuzhiyun psp_usbc_pd_fw_sysfs_read,
2727*4882a593Smuzhiyun psp_usbc_pd_fw_sysfs_write);
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun const struct amd_ip_funcs psp_ip_funcs = {
2732*4882a593Smuzhiyun .name = "psp",
2733*4882a593Smuzhiyun .early_init = psp_early_init,
2734*4882a593Smuzhiyun .late_init = NULL,
2735*4882a593Smuzhiyun .sw_init = psp_sw_init,
2736*4882a593Smuzhiyun .sw_fini = psp_sw_fini,
2737*4882a593Smuzhiyun .hw_init = psp_hw_init,
2738*4882a593Smuzhiyun .hw_fini = psp_hw_fini,
2739*4882a593Smuzhiyun .suspend = psp_suspend,
2740*4882a593Smuzhiyun .resume = psp_resume,
2741*4882a593Smuzhiyun .is_idle = NULL,
2742*4882a593Smuzhiyun .check_soft_reset = NULL,
2743*4882a593Smuzhiyun .wait_for_idle = NULL,
2744*4882a593Smuzhiyun .soft_reset = NULL,
2745*4882a593Smuzhiyun .set_clockgating_state = psp_set_clockgating_state,
2746*4882a593Smuzhiyun .set_powergating_state = psp_set_powergating_state,
2747*4882a593Smuzhiyun };
2748*4882a593Smuzhiyun
psp_sysfs_init(struct amdgpu_device * adev)2749*4882a593Smuzhiyun static int psp_sysfs_init(struct amdgpu_device *adev)
2750*4882a593Smuzhiyun {
2751*4882a593Smuzhiyun int ret = device_create_file(adev->dev, &dev_attr_usbc_pd_fw);
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun if (ret)
2754*4882a593Smuzhiyun DRM_ERROR("Failed to create USBC PD FW control file!");
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun return ret;
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun
psp_sysfs_fini(struct amdgpu_device * adev)2759*4882a593Smuzhiyun static void psp_sysfs_fini(struct amdgpu_device *adev)
2760*4882a593Smuzhiyun {
2761*4882a593Smuzhiyun device_remove_file(adev->dev, &dev_attr_usbc_pd_fw);
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun const struct amdgpu_ip_block_version psp_v3_1_ip_block =
2765*4882a593Smuzhiyun {
2766*4882a593Smuzhiyun .type = AMD_IP_BLOCK_TYPE_PSP,
2767*4882a593Smuzhiyun .major = 3,
2768*4882a593Smuzhiyun .minor = 1,
2769*4882a593Smuzhiyun .rev = 0,
2770*4882a593Smuzhiyun .funcs = &psp_ip_funcs,
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun const struct amdgpu_ip_block_version psp_v10_0_ip_block =
2774*4882a593Smuzhiyun {
2775*4882a593Smuzhiyun .type = AMD_IP_BLOCK_TYPE_PSP,
2776*4882a593Smuzhiyun .major = 10,
2777*4882a593Smuzhiyun .minor = 0,
2778*4882a593Smuzhiyun .rev = 0,
2779*4882a593Smuzhiyun .funcs = &psp_ip_funcs,
2780*4882a593Smuzhiyun };
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun const struct amdgpu_ip_block_version psp_v11_0_ip_block =
2783*4882a593Smuzhiyun {
2784*4882a593Smuzhiyun .type = AMD_IP_BLOCK_TYPE_PSP,
2785*4882a593Smuzhiyun .major = 11,
2786*4882a593Smuzhiyun .minor = 0,
2787*4882a593Smuzhiyun .rev = 0,
2788*4882a593Smuzhiyun .funcs = &psp_ip_funcs,
2789*4882a593Smuzhiyun };
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun const struct amdgpu_ip_block_version psp_v12_0_ip_block =
2792*4882a593Smuzhiyun {
2793*4882a593Smuzhiyun .type = AMD_IP_BLOCK_TYPE_PSP,
2794*4882a593Smuzhiyun .major = 12,
2795*4882a593Smuzhiyun .minor = 0,
2796*4882a593Smuzhiyun .rev = 0,
2797*4882a593Smuzhiyun .funcs = &psp_ip_funcs,
2798*4882a593Smuzhiyun };
2799