1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors: Dave Airlie
24*4882a593Smuzhiyun * Alex Deucher
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/export.h>
28*4882a593Smuzhiyun #include <linux/pci.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/drm_edid.h>
31*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
32*4882a593Smuzhiyun #include "amdgpu.h"
33*4882a593Smuzhiyun #include "amdgpu_i2c.h"
34*4882a593Smuzhiyun #include "amdgpu_atombios.h"
35*4882a593Smuzhiyun #include "atom.h"
36*4882a593Smuzhiyun #include "atombios_dp.h"
37*4882a593Smuzhiyun #include "atombios_i2c.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* bit banging i2c */
amdgpu_i2c_pre_xfer(struct i2c_adapter * i2c_adap)40*4882a593Smuzhiyun static int amdgpu_i2c_pre_xfer(struct i2c_adapter *i2c_adap)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
43*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
44*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
45*4882a593Smuzhiyun uint32_t temp;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun mutex_lock(&i2c->mutex);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* switch the pads to ddc mode */
50*4882a593Smuzhiyun if (rec->hw_capable) {
51*4882a593Smuzhiyun temp = RREG32(rec->mask_clk_reg);
52*4882a593Smuzhiyun temp &= ~(1 << 16);
53*4882a593Smuzhiyun WREG32(rec->mask_clk_reg, temp);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* clear the output pin values */
57*4882a593Smuzhiyun temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
58*4882a593Smuzhiyun WREG32(rec->a_clk_reg, temp);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
61*4882a593Smuzhiyun WREG32(rec->a_data_reg, temp);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* set the pins to input */
64*4882a593Smuzhiyun temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
65*4882a593Smuzhiyun WREG32(rec->en_clk_reg, temp);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
68*4882a593Smuzhiyun WREG32(rec->en_data_reg, temp);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* mask the gpio pins for software use */
71*4882a593Smuzhiyun temp = RREG32(rec->mask_clk_reg) | rec->mask_clk_mask;
72*4882a593Smuzhiyun WREG32(rec->mask_clk_reg, temp);
73*4882a593Smuzhiyun temp = RREG32(rec->mask_clk_reg);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun temp = RREG32(rec->mask_data_reg) | rec->mask_data_mask;
76*4882a593Smuzhiyun WREG32(rec->mask_data_reg, temp);
77*4882a593Smuzhiyun temp = RREG32(rec->mask_data_reg);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
amdgpu_i2c_post_xfer(struct i2c_adapter * i2c_adap)82*4882a593Smuzhiyun static void amdgpu_i2c_post_xfer(struct i2c_adapter *i2c_adap)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
85*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
86*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
87*4882a593Smuzhiyun uint32_t temp;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* unmask the gpio pins for software use */
90*4882a593Smuzhiyun temp = RREG32(rec->mask_clk_reg) & ~rec->mask_clk_mask;
91*4882a593Smuzhiyun WREG32(rec->mask_clk_reg, temp);
92*4882a593Smuzhiyun temp = RREG32(rec->mask_clk_reg);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun temp = RREG32(rec->mask_data_reg) & ~rec->mask_data_mask;
95*4882a593Smuzhiyun WREG32(rec->mask_data_reg, temp);
96*4882a593Smuzhiyun temp = RREG32(rec->mask_data_reg);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun mutex_unlock(&i2c->mutex);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
amdgpu_i2c_get_clock(void * i2c_priv)101*4882a593Smuzhiyun static int amdgpu_i2c_get_clock(void *i2c_priv)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_priv;
104*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
105*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
106*4882a593Smuzhiyun uint32_t val;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* read the value off the pin */
109*4882a593Smuzhiyun val = RREG32(rec->y_clk_reg);
110*4882a593Smuzhiyun val &= rec->y_clk_mask;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return (val != 0);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun
amdgpu_i2c_get_data(void * i2c_priv)116*4882a593Smuzhiyun static int amdgpu_i2c_get_data(void *i2c_priv)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_priv;
119*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
120*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
121*4882a593Smuzhiyun uint32_t val;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* read the value off the pin */
124*4882a593Smuzhiyun val = RREG32(rec->y_data_reg);
125*4882a593Smuzhiyun val &= rec->y_data_mask;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return (val != 0);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
amdgpu_i2c_set_clock(void * i2c_priv,int clock)130*4882a593Smuzhiyun static void amdgpu_i2c_set_clock(void *i2c_priv, int clock)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_priv;
133*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
134*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
135*4882a593Smuzhiyun uint32_t val;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* set pin direction */
138*4882a593Smuzhiyun val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
139*4882a593Smuzhiyun val |= clock ? 0 : rec->en_clk_mask;
140*4882a593Smuzhiyun WREG32(rec->en_clk_reg, val);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
amdgpu_i2c_set_data(void * i2c_priv,int data)143*4882a593Smuzhiyun static void amdgpu_i2c_set_data(void *i2c_priv, int data)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c = i2c_priv;
146*4882a593Smuzhiyun struct amdgpu_device *adev = drm_to_adev(i2c->dev);
147*4882a593Smuzhiyun struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
148*4882a593Smuzhiyun uint32_t val;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* set pin direction */
151*4882a593Smuzhiyun val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
152*4882a593Smuzhiyun val |= data ? 0 : rec->en_data_mask;
153*4882a593Smuzhiyun WREG32(rec->en_data_reg, val);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct i2c_algorithm amdgpu_atombios_i2c_algo = {
157*4882a593Smuzhiyun .master_xfer = amdgpu_atombios_i2c_xfer,
158*4882a593Smuzhiyun .functionality = amdgpu_atombios_i2c_func,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
amdgpu_i2c_create(struct drm_device * dev,const struct amdgpu_i2c_bus_rec * rec,const char * name)161*4882a593Smuzhiyun struct amdgpu_i2c_chan *amdgpu_i2c_create(struct drm_device *dev,
162*4882a593Smuzhiyun const struct amdgpu_i2c_bus_rec *rec,
163*4882a593Smuzhiyun const char *name)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct amdgpu_i2c_chan *i2c;
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* don't add the mm_i2c bus unless hw_i2c is enabled */
169*4882a593Smuzhiyun if (rec->mm_i2c && (amdgpu_hw_i2c == 0))
170*4882a593Smuzhiyun return NULL;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun i2c = kzalloc(sizeof(struct amdgpu_i2c_chan), GFP_KERNEL);
173*4882a593Smuzhiyun if (i2c == NULL)
174*4882a593Smuzhiyun return NULL;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun i2c->rec = *rec;
177*4882a593Smuzhiyun i2c->adapter.owner = THIS_MODULE;
178*4882a593Smuzhiyun i2c->adapter.class = I2C_CLASS_DDC;
179*4882a593Smuzhiyun i2c->adapter.dev.parent = &dev->pdev->dev;
180*4882a593Smuzhiyun i2c->dev = dev;
181*4882a593Smuzhiyun i2c_set_adapdata(&i2c->adapter, i2c);
182*4882a593Smuzhiyun mutex_init(&i2c->mutex);
183*4882a593Smuzhiyun if (rec->hw_capable &&
184*4882a593Smuzhiyun amdgpu_hw_i2c) {
185*4882a593Smuzhiyun /* hw i2c using atom */
186*4882a593Smuzhiyun snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
187*4882a593Smuzhiyun "AMDGPU i2c hw bus %s", name);
188*4882a593Smuzhiyun i2c->adapter.algo = &amdgpu_atombios_i2c_algo;
189*4882a593Smuzhiyun ret = i2c_add_adapter(&i2c->adapter);
190*4882a593Smuzhiyun if (ret)
191*4882a593Smuzhiyun goto out_free;
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun /* set the amdgpu bit adapter */
194*4882a593Smuzhiyun snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
195*4882a593Smuzhiyun "AMDGPU i2c bit bus %s", name);
196*4882a593Smuzhiyun i2c->adapter.algo_data = &i2c->bit;
197*4882a593Smuzhiyun i2c->bit.pre_xfer = amdgpu_i2c_pre_xfer;
198*4882a593Smuzhiyun i2c->bit.post_xfer = amdgpu_i2c_post_xfer;
199*4882a593Smuzhiyun i2c->bit.setsda = amdgpu_i2c_set_data;
200*4882a593Smuzhiyun i2c->bit.setscl = amdgpu_i2c_set_clock;
201*4882a593Smuzhiyun i2c->bit.getsda = amdgpu_i2c_get_data;
202*4882a593Smuzhiyun i2c->bit.getscl = amdgpu_i2c_get_clock;
203*4882a593Smuzhiyun i2c->bit.udelay = 10;
204*4882a593Smuzhiyun i2c->bit.timeout = usecs_to_jiffies(2200); /* from VESA */
205*4882a593Smuzhiyun i2c->bit.data = i2c;
206*4882a593Smuzhiyun ret = i2c_bit_add_bus(&i2c->adapter);
207*4882a593Smuzhiyun if (ret) {
208*4882a593Smuzhiyun DRM_ERROR("Failed to register bit i2c %s\n", name);
209*4882a593Smuzhiyun goto out_free;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return i2c;
214*4882a593Smuzhiyun out_free:
215*4882a593Smuzhiyun kfree(i2c);
216*4882a593Smuzhiyun return NULL;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
amdgpu_i2c_destroy(struct amdgpu_i2c_chan * i2c)220*4882a593Smuzhiyun void amdgpu_i2c_destroy(struct amdgpu_i2c_chan *i2c)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun if (!i2c)
223*4882a593Smuzhiyun return;
224*4882a593Smuzhiyun WARN_ON(i2c->has_aux);
225*4882a593Smuzhiyun i2c_del_adapter(&i2c->adapter);
226*4882a593Smuzhiyun kfree(i2c);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Add the default buses */
amdgpu_i2c_init(struct amdgpu_device * adev)230*4882a593Smuzhiyun void amdgpu_i2c_init(struct amdgpu_device *adev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun if (amdgpu_hw_i2c)
233*4882a593Smuzhiyun DRM_INFO("hw_i2c forced on, you may experience display detection problems!\n");
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun amdgpu_atombios_i2c_init(adev);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* remove all the buses */
amdgpu_i2c_fini(struct amdgpu_device * adev)239*4882a593Smuzhiyun void amdgpu_i2c_fini(struct amdgpu_device *adev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun int i;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun for (i = 0; i < AMDGPU_MAX_I2C_BUS; i++) {
244*4882a593Smuzhiyun if (adev->i2c_bus[i]) {
245*4882a593Smuzhiyun amdgpu_i2c_destroy(adev->i2c_bus[i]);
246*4882a593Smuzhiyun adev->i2c_bus[i] = NULL;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Add additional buses */
amdgpu_i2c_add(struct amdgpu_device * adev,const struct amdgpu_i2c_bus_rec * rec,const char * name)252*4882a593Smuzhiyun void amdgpu_i2c_add(struct amdgpu_device *adev,
253*4882a593Smuzhiyun const struct amdgpu_i2c_bus_rec *rec,
254*4882a593Smuzhiyun const char *name)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct drm_device *dev = adev_to_drm(adev);
257*4882a593Smuzhiyun int i;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < AMDGPU_MAX_I2C_BUS; i++) {
260*4882a593Smuzhiyun if (!adev->i2c_bus[i]) {
261*4882a593Smuzhiyun adev->i2c_bus[i] = amdgpu_i2c_create(dev, rec, name);
262*4882a593Smuzhiyun return;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* looks up bus based on id */
268*4882a593Smuzhiyun struct amdgpu_i2c_chan *
amdgpu_i2c_lookup(struct amdgpu_device * adev,const struct amdgpu_i2c_bus_rec * i2c_bus)269*4882a593Smuzhiyun amdgpu_i2c_lookup(struct amdgpu_device *adev,
270*4882a593Smuzhiyun const struct amdgpu_i2c_bus_rec *i2c_bus)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int i;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (i = 0; i < AMDGPU_MAX_I2C_BUS; i++) {
275*4882a593Smuzhiyun if (adev->i2c_bus[i] &&
276*4882a593Smuzhiyun (adev->i2c_bus[i]->rec.i2c_id == i2c_bus->i2c_id)) {
277*4882a593Smuzhiyun return adev->i2c_bus[i];
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun return NULL;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
amdgpu_i2c_get_byte(struct amdgpu_i2c_chan * i2c_bus,u8 slave_addr,u8 addr,u8 * val)283*4882a593Smuzhiyun static void amdgpu_i2c_get_byte(struct amdgpu_i2c_chan *i2c_bus,
284*4882a593Smuzhiyun u8 slave_addr,
285*4882a593Smuzhiyun u8 addr,
286*4882a593Smuzhiyun u8 *val)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun u8 out_buf[2];
289*4882a593Smuzhiyun u8 in_buf[2];
290*4882a593Smuzhiyun struct i2c_msg msgs[] = {
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun .addr = slave_addr,
293*4882a593Smuzhiyun .flags = 0,
294*4882a593Smuzhiyun .len = 1,
295*4882a593Smuzhiyun .buf = out_buf,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun .addr = slave_addr,
299*4882a593Smuzhiyun .flags = I2C_M_RD,
300*4882a593Smuzhiyun .len = 1,
301*4882a593Smuzhiyun .buf = in_buf,
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun out_buf[0] = addr;
306*4882a593Smuzhiyun out_buf[1] = 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
309*4882a593Smuzhiyun *val = in_buf[0];
310*4882a593Smuzhiyun DRM_DEBUG("val = 0x%02x\n", *val);
311*4882a593Smuzhiyun } else {
312*4882a593Smuzhiyun DRM_DEBUG("i2c 0x%02x 0x%02x read failed\n",
313*4882a593Smuzhiyun addr, *val);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
amdgpu_i2c_put_byte(struct amdgpu_i2c_chan * i2c_bus,u8 slave_addr,u8 addr,u8 val)317*4882a593Smuzhiyun static void amdgpu_i2c_put_byte(struct amdgpu_i2c_chan *i2c_bus,
318*4882a593Smuzhiyun u8 slave_addr,
319*4882a593Smuzhiyun u8 addr,
320*4882a593Smuzhiyun u8 val)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun uint8_t out_buf[2];
323*4882a593Smuzhiyun struct i2c_msg msg = {
324*4882a593Smuzhiyun .addr = slave_addr,
325*4882a593Smuzhiyun .flags = 0,
326*4882a593Smuzhiyun .len = 2,
327*4882a593Smuzhiyun .buf = out_buf,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun out_buf[0] = addr;
331*4882a593Smuzhiyun out_buf[1] = val;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
334*4882a593Smuzhiyun DRM_DEBUG("i2c 0x%02x 0x%02x write failed\n",
335*4882a593Smuzhiyun addr, val);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* ddc router switching */
339*4882a593Smuzhiyun void
amdgpu_i2c_router_select_ddc_port(const struct amdgpu_connector * amdgpu_connector)340*4882a593Smuzhiyun amdgpu_i2c_router_select_ddc_port(const struct amdgpu_connector *amdgpu_connector)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun u8 val = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!amdgpu_connector->router.ddc_valid)
345*4882a593Smuzhiyun return;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (!amdgpu_connector->router_bus)
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
351*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
352*4882a593Smuzhiyun 0x3, &val);
353*4882a593Smuzhiyun val &= ~amdgpu_connector->router.ddc_mux_control_pin;
354*4882a593Smuzhiyun amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
355*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
356*4882a593Smuzhiyun 0x3, val);
357*4882a593Smuzhiyun amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
358*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
359*4882a593Smuzhiyun 0x1, &val);
360*4882a593Smuzhiyun val &= ~amdgpu_connector->router.ddc_mux_control_pin;
361*4882a593Smuzhiyun val |= amdgpu_connector->router.ddc_mux_state;
362*4882a593Smuzhiyun amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
363*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
364*4882a593Smuzhiyun 0x1, val);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* clock/data router switching */
368*4882a593Smuzhiyun void
amdgpu_i2c_router_select_cd_port(const struct amdgpu_connector * amdgpu_connector)369*4882a593Smuzhiyun amdgpu_i2c_router_select_cd_port(const struct amdgpu_connector *amdgpu_connector)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun u8 val;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (!amdgpu_connector->router.cd_valid)
374*4882a593Smuzhiyun return;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (!amdgpu_connector->router_bus)
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
380*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
381*4882a593Smuzhiyun 0x3, &val);
382*4882a593Smuzhiyun val &= ~amdgpu_connector->router.cd_mux_control_pin;
383*4882a593Smuzhiyun amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
384*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
385*4882a593Smuzhiyun 0x3, val);
386*4882a593Smuzhiyun amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
387*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
388*4882a593Smuzhiyun 0x1, &val);
389*4882a593Smuzhiyun val &= ~amdgpu_connector->router.cd_mux_control_pin;
390*4882a593Smuzhiyun val |= amdgpu_connector->router.cd_mux_state;
391*4882a593Smuzhiyun amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
392*4882a593Smuzhiyun amdgpu_connector->router.i2c_addr,
393*4882a593Smuzhiyun 0x1, val);
394*4882a593Smuzhiyun }
395