xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef __AMDGPU_GFX_H__
25*4882a593Smuzhiyun #define __AMDGPU_GFX_H__
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * GFX stuff
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #include "clearstate_defs.h"
31*4882a593Smuzhiyun #include "amdgpu_ring.h"
32*4882a593Smuzhiyun #include "amdgpu_rlc.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* GFX current status */
35*4882a593Smuzhiyun #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
36*4882a593Smuzhiyun #define AMDGPU_GFX_SAFE_MODE			0x00000001L
37*4882a593Smuzhiyun #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
38*4882a593Smuzhiyun #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
39*4882a593Smuzhiyun #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define AMDGPU_MAX_GFX_QUEUES KGD_MAX_QUEUES
42*4882a593Smuzhiyun #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun enum gfx_pipe_priority {
45*4882a593Smuzhiyun 	AMDGPU_GFX_PIPE_PRIO_NORMAL = 1,
46*4882a593Smuzhiyun 	AMDGPU_GFX_PIPE_PRIO_HIGH,
47*4882a593Smuzhiyun 	AMDGPU_GFX_PIPE_PRIO_MAX
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define AMDGPU_GFX_QUEUE_PRIORITY_MINIMUM  0
51*4882a593Smuzhiyun #define AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM  15
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct amdgpu_mec {
54*4882a593Smuzhiyun 	struct amdgpu_bo	*hpd_eop_obj;
55*4882a593Smuzhiyun 	u64			hpd_eop_gpu_addr;
56*4882a593Smuzhiyun 	struct amdgpu_bo	*mec_fw_obj;
57*4882a593Smuzhiyun 	u64			mec_fw_gpu_addr;
58*4882a593Smuzhiyun 	u32 num_mec;
59*4882a593Smuzhiyun 	u32 num_pipe_per_mec;
60*4882a593Smuzhiyun 	u32 num_queue_per_pipe;
61*4882a593Smuzhiyun 	void			*mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* These are the resources for which amdgpu takes ownership */
64*4882a593Smuzhiyun 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun enum amdgpu_unmap_queues_action {
68*4882a593Smuzhiyun 	PREEMPT_QUEUES = 0,
69*4882a593Smuzhiyun 	RESET_QUEUES,
70*4882a593Smuzhiyun 	DISABLE_PROCESS_QUEUES,
71*4882a593Smuzhiyun 	PREEMPT_QUEUES_NO_UNMAP,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct kiq_pm4_funcs {
75*4882a593Smuzhiyun 	/* Support ASIC-specific kiq pm4 packets*/
76*4882a593Smuzhiyun 	void (*kiq_set_resources)(struct amdgpu_ring *kiq_ring,
77*4882a593Smuzhiyun 					uint64_t queue_mask);
78*4882a593Smuzhiyun 	void (*kiq_map_queues)(struct amdgpu_ring *kiq_ring,
79*4882a593Smuzhiyun 					struct amdgpu_ring *ring);
80*4882a593Smuzhiyun 	void (*kiq_unmap_queues)(struct amdgpu_ring *kiq_ring,
81*4882a593Smuzhiyun 				 struct amdgpu_ring *ring,
82*4882a593Smuzhiyun 				 enum amdgpu_unmap_queues_action action,
83*4882a593Smuzhiyun 				 u64 gpu_addr, u64 seq);
84*4882a593Smuzhiyun 	void (*kiq_query_status)(struct amdgpu_ring *kiq_ring,
85*4882a593Smuzhiyun 					struct amdgpu_ring *ring,
86*4882a593Smuzhiyun 					u64 addr,
87*4882a593Smuzhiyun 					u64 seq);
88*4882a593Smuzhiyun 	void (*kiq_invalidate_tlbs)(struct amdgpu_ring *kiq_ring,
89*4882a593Smuzhiyun 				uint16_t pasid, uint32_t flush_type,
90*4882a593Smuzhiyun 				bool all_hub);
91*4882a593Smuzhiyun 	/* Packet sizes */
92*4882a593Smuzhiyun 	int set_resources_size;
93*4882a593Smuzhiyun 	int map_queues_size;
94*4882a593Smuzhiyun 	int unmap_queues_size;
95*4882a593Smuzhiyun 	int query_status_size;
96*4882a593Smuzhiyun 	int invalidate_tlbs_size;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct amdgpu_kiq {
100*4882a593Smuzhiyun 	u64			eop_gpu_addr;
101*4882a593Smuzhiyun 	struct amdgpu_bo	*eop_obj;
102*4882a593Smuzhiyun 	spinlock_t              ring_lock;
103*4882a593Smuzhiyun 	struct amdgpu_ring	ring;
104*4882a593Smuzhiyun 	struct amdgpu_irq_src	irq;
105*4882a593Smuzhiyun 	const struct kiq_pm4_funcs *pmf;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * GPU scratch registers structures, functions & helpers
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun struct amdgpu_scratch {
112*4882a593Smuzhiyun 	unsigned		num_reg;
113*4882a593Smuzhiyun 	uint32_t                reg_base;
114*4882a593Smuzhiyun 	uint32_t		free_mask;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * GFX configurations
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun #define AMDGPU_GFX_MAX_SE 4
121*4882a593Smuzhiyun #define AMDGPU_GFX_MAX_SH_PER_SE 2
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct amdgpu_rb_config {
124*4882a593Smuzhiyun 	uint32_t rb_backend_disable;
125*4882a593Smuzhiyun 	uint32_t user_rb_backend_disable;
126*4882a593Smuzhiyun 	uint32_t raster_config;
127*4882a593Smuzhiyun 	uint32_t raster_config_1;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun struct gb_addr_config {
131*4882a593Smuzhiyun 	uint16_t pipe_interleave_size;
132*4882a593Smuzhiyun 	uint8_t num_pipes;
133*4882a593Smuzhiyun 	uint8_t max_compress_frags;
134*4882a593Smuzhiyun 	uint8_t num_banks;
135*4882a593Smuzhiyun 	uint8_t num_se;
136*4882a593Smuzhiyun 	uint8_t num_rb_per_se;
137*4882a593Smuzhiyun 	uint8_t num_pkrs;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct amdgpu_gfx_config {
141*4882a593Smuzhiyun 	unsigned max_shader_engines;
142*4882a593Smuzhiyun 	unsigned max_tile_pipes;
143*4882a593Smuzhiyun 	unsigned max_cu_per_sh;
144*4882a593Smuzhiyun 	unsigned max_sh_per_se;
145*4882a593Smuzhiyun 	unsigned max_backends_per_se;
146*4882a593Smuzhiyun 	unsigned max_texture_channel_caches;
147*4882a593Smuzhiyun 	unsigned max_gprs;
148*4882a593Smuzhiyun 	unsigned max_gs_threads;
149*4882a593Smuzhiyun 	unsigned max_hw_contexts;
150*4882a593Smuzhiyun 	unsigned sc_prim_fifo_size_frontend;
151*4882a593Smuzhiyun 	unsigned sc_prim_fifo_size_backend;
152*4882a593Smuzhiyun 	unsigned sc_hiz_tile_fifo_size;
153*4882a593Smuzhiyun 	unsigned sc_earlyz_tile_fifo_size;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	unsigned num_tile_pipes;
156*4882a593Smuzhiyun 	unsigned backend_enable_mask;
157*4882a593Smuzhiyun 	unsigned mem_max_burst_length_bytes;
158*4882a593Smuzhiyun 	unsigned mem_row_size_in_kb;
159*4882a593Smuzhiyun 	unsigned shader_engine_tile_size;
160*4882a593Smuzhiyun 	unsigned num_gpus;
161*4882a593Smuzhiyun 	unsigned multi_gpu_tile_size;
162*4882a593Smuzhiyun 	unsigned mc_arb_ramcfg;
163*4882a593Smuzhiyun 	unsigned num_banks;
164*4882a593Smuzhiyun 	unsigned num_ranks;
165*4882a593Smuzhiyun 	unsigned gb_addr_config;
166*4882a593Smuzhiyun 	unsigned num_rbs;
167*4882a593Smuzhiyun 	unsigned gs_vgt_table_depth;
168*4882a593Smuzhiyun 	unsigned gs_prim_buffer_depth;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	uint32_t tile_mode_array[32];
171*4882a593Smuzhiyun 	uint32_t macrotile_mode_array[16];
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	struct gb_addr_config gb_addr_config_fields;
174*4882a593Smuzhiyun 	struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* gfx configure feature */
177*4882a593Smuzhiyun 	uint32_t double_offchip_lds_buf;
178*4882a593Smuzhiyun 	/* cached value of DB_DEBUG2 */
179*4882a593Smuzhiyun 	uint32_t db_debug2;
180*4882a593Smuzhiyun 	/* gfx10 specific config */
181*4882a593Smuzhiyun 	uint32_t num_sc_per_sh;
182*4882a593Smuzhiyun 	uint32_t num_packer_per_sc;
183*4882a593Smuzhiyun 	uint32_t pa_sc_tile_steering_override;
184*4882a593Smuzhiyun 	uint64_t tcc_disabled_mask;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun struct amdgpu_cu_info {
188*4882a593Smuzhiyun 	uint32_t simd_per_cu;
189*4882a593Smuzhiyun 	uint32_t max_waves_per_simd;
190*4882a593Smuzhiyun 	uint32_t wave_front_size;
191*4882a593Smuzhiyun 	uint32_t max_scratch_slots_per_cu;
192*4882a593Smuzhiyun 	uint32_t lds_size;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* total active CU number */
195*4882a593Smuzhiyun 	uint32_t number;
196*4882a593Smuzhiyun 	uint32_t ao_cu_mask;
197*4882a593Smuzhiyun 	uint32_t ao_cu_bitmap[4][4];
198*4882a593Smuzhiyun 	uint32_t bitmap[4][4];
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun struct amdgpu_gfx_funcs {
202*4882a593Smuzhiyun 	/* get the gpu clock counter */
203*4882a593Smuzhiyun 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
204*4882a593Smuzhiyun 	void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num,
205*4882a593Smuzhiyun 			     u32 sh_num, u32 instance);
206*4882a593Smuzhiyun 	void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd,
207*4882a593Smuzhiyun 			       uint32_t wave, uint32_t *dst, int *no_fields);
208*4882a593Smuzhiyun 	void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd,
209*4882a593Smuzhiyun 				uint32_t wave, uint32_t thread, uint32_t start,
210*4882a593Smuzhiyun 				uint32_t size, uint32_t *dst);
211*4882a593Smuzhiyun 	void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd,
212*4882a593Smuzhiyun 				uint32_t wave, uint32_t start, uint32_t size,
213*4882a593Smuzhiyun 				uint32_t *dst);
214*4882a593Smuzhiyun 	void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe,
215*4882a593Smuzhiyun 				 u32 queue, u32 vmid);
216*4882a593Smuzhiyun 	int (*ras_error_inject)(struct amdgpu_device *adev, void *inject_if);
217*4882a593Smuzhiyun 	int (*query_ras_error_count) (struct amdgpu_device *adev, void *ras_error_status);
218*4882a593Smuzhiyun 	void (*reset_ras_error_count) (struct amdgpu_device *adev);
219*4882a593Smuzhiyun 	void (*init_spm_golden)(struct amdgpu_device *adev);
220*4882a593Smuzhiyun 	void (*query_ras_error_status) (struct amdgpu_device *adev);
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct sq_work {
224*4882a593Smuzhiyun 	struct work_struct	work;
225*4882a593Smuzhiyun 	unsigned ih_data;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct amdgpu_pfp {
229*4882a593Smuzhiyun 	struct amdgpu_bo		*pfp_fw_obj;
230*4882a593Smuzhiyun 	uint64_t			pfp_fw_gpu_addr;
231*4882a593Smuzhiyun 	uint32_t			*pfp_fw_ptr;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct amdgpu_ce {
235*4882a593Smuzhiyun 	struct amdgpu_bo		*ce_fw_obj;
236*4882a593Smuzhiyun 	uint64_t			ce_fw_gpu_addr;
237*4882a593Smuzhiyun 	uint32_t			*ce_fw_ptr;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct amdgpu_me {
241*4882a593Smuzhiyun 	struct amdgpu_bo		*me_fw_obj;
242*4882a593Smuzhiyun 	uint64_t			me_fw_gpu_addr;
243*4882a593Smuzhiyun 	uint32_t			*me_fw_ptr;
244*4882a593Smuzhiyun 	uint32_t			num_me;
245*4882a593Smuzhiyun 	uint32_t			num_pipe_per_me;
246*4882a593Smuzhiyun 	uint32_t			num_queue_per_pipe;
247*4882a593Smuzhiyun 	void				*mqd_backup[AMDGPU_MAX_GFX_RINGS];
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* These are the resources for which amdgpu takes ownership */
250*4882a593Smuzhiyun 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct amdgpu_gfx {
254*4882a593Smuzhiyun 	struct mutex			gpu_clock_mutex;
255*4882a593Smuzhiyun 	struct amdgpu_gfx_config	config;
256*4882a593Smuzhiyun 	struct amdgpu_rlc		rlc;
257*4882a593Smuzhiyun 	struct amdgpu_pfp		pfp;
258*4882a593Smuzhiyun 	struct amdgpu_ce		ce;
259*4882a593Smuzhiyun 	struct amdgpu_me		me;
260*4882a593Smuzhiyun 	struct amdgpu_mec		mec;
261*4882a593Smuzhiyun 	struct amdgpu_kiq		kiq;
262*4882a593Smuzhiyun 	struct amdgpu_scratch		scratch;
263*4882a593Smuzhiyun 	const struct firmware		*me_fw;	/* ME firmware */
264*4882a593Smuzhiyun 	uint32_t			me_fw_version;
265*4882a593Smuzhiyun 	const struct firmware		*pfp_fw; /* PFP firmware */
266*4882a593Smuzhiyun 	uint32_t			pfp_fw_version;
267*4882a593Smuzhiyun 	const struct firmware		*ce_fw;	/* CE firmware */
268*4882a593Smuzhiyun 	uint32_t			ce_fw_version;
269*4882a593Smuzhiyun 	const struct firmware		*rlc_fw; /* RLC firmware */
270*4882a593Smuzhiyun 	uint32_t			rlc_fw_version;
271*4882a593Smuzhiyun 	const struct firmware		*mec_fw; /* MEC firmware */
272*4882a593Smuzhiyun 	uint32_t			mec_fw_version;
273*4882a593Smuzhiyun 	const struct firmware		*mec2_fw; /* MEC2 firmware */
274*4882a593Smuzhiyun 	uint32_t			mec2_fw_version;
275*4882a593Smuzhiyun 	uint32_t			me_feature_version;
276*4882a593Smuzhiyun 	uint32_t			ce_feature_version;
277*4882a593Smuzhiyun 	uint32_t			pfp_feature_version;
278*4882a593Smuzhiyun 	uint32_t			rlc_feature_version;
279*4882a593Smuzhiyun 	uint32_t			rlc_srlc_fw_version;
280*4882a593Smuzhiyun 	uint32_t			rlc_srlc_feature_version;
281*4882a593Smuzhiyun 	uint32_t			rlc_srlg_fw_version;
282*4882a593Smuzhiyun 	uint32_t			rlc_srlg_feature_version;
283*4882a593Smuzhiyun 	uint32_t			rlc_srls_fw_version;
284*4882a593Smuzhiyun 	uint32_t			rlc_srls_feature_version;
285*4882a593Smuzhiyun 	uint32_t			mec_feature_version;
286*4882a593Smuzhiyun 	uint32_t			mec2_feature_version;
287*4882a593Smuzhiyun 	bool				mec_fw_write_wait;
288*4882a593Smuzhiyun 	bool				me_fw_write_wait;
289*4882a593Smuzhiyun 	bool				cp_fw_write_wait;
290*4882a593Smuzhiyun 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
291*4882a593Smuzhiyun 	unsigned			num_gfx_rings;
292*4882a593Smuzhiyun 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
293*4882a593Smuzhiyun 	unsigned			num_compute_rings;
294*4882a593Smuzhiyun 	struct amdgpu_irq_src		eop_irq;
295*4882a593Smuzhiyun 	struct amdgpu_irq_src		priv_reg_irq;
296*4882a593Smuzhiyun 	struct amdgpu_irq_src		priv_inst_irq;
297*4882a593Smuzhiyun 	struct amdgpu_irq_src		cp_ecc_error_irq;
298*4882a593Smuzhiyun 	struct amdgpu_irq_src		sq_irq;
299*4882a593Smuzhiyun 	struct sq_work			sq_work;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* gfx status */
302*4882a593Smuzhiyun 	uint32_t			gfx_current_status;
303*4882a593Smuzhiyun 	/* ce ram size*/
304*4882a593Smuzhiyun 	unsigned			ce_ram_size;
305*4882a593Smuzhiyun 	struct amdgpu_cu_info		cu_info;
306*4882a593Smuzhiyun 	const struct amdgpu_gfx_funcs	*funcs;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* reset mask */
309*4882a593Smuzhiyun 	uint32_t                        grbm_soft_reset;
310*4882a593Smuzhiyun 	uint32_t                        srbm_soft_reset;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* gfx off */
313*4882a593Smuzhiyun 	bool                            gfx_off_state; /* true: enabled, false: disabled */
314*4882a593Smuzhiyun 	struct mutex                    gfx_off_mutex;
315*4882a593Smuzhiyun 	uint32_t                        gfx_off_req_count; /* default 1, enable gfx off: dec 1, disable gfx off: add 1 */
316*4882a593Smuzhiyun 	struct delayed_work             gfx_off_delay_work;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* pipe reservation */
319*4882a593Smuzhiyun 	struct mutex			pipe_reserve_mutex;
320*4882a593Smuzhiyun 	DECLARE_BITMAP			(pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/*ras */
323*4882a593Smuzhiyun 	struct ras_common_if		*ras_if;
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
327*4882a593Smuzhiyun #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
328*4882a593Smuzhiyun #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q, vmid) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q), (vmid))
329*4882a593Smuzhiyun #define amdgpu_gfx_init_spm_golden(adev) (adev)->gfx.funcs->init_spm_golden((adev))
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /**
332*4882a593Smuzhiyun  * amdgpu_gfx_create_bitmask - create a bitmask
333*4882a593Smuzhiyun  *
334*4882a593Smuzhiyun  * @bit_width: length of the mask
335*4882a593Smuzhiyun  *
336*4882a593Smuzhiyun  * create a variable length bit mask.
337*4882a593Smuzhiyun  * Returns the bitmask.
338*4882a593Smuzhiyun  */
amdgpu_gfx_create_bitmask(u32 bit_width)339*4882a593Smuzhiyun static inline u32 amdgpu_gfx_create_bitmask(u32 bit_width)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	return (u32)((1ULL << bit_width) - 1);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg);
345*4882a593Smuzhiyun void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se,
348*4882a593Smuzhiyun 				 unsigned max_sh);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
351*4882a593Smuzhiyun 			     struct amdgpu_ring *ring,
352*4882a593Smuzhiyun 			     struct amdgpu_irq_src *irq);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev);
357*4882a593Smuzhiyun int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
358*4882a593Smuzhiyun 			unsigned hpd_size);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev,
361*4882a593Smuzhiyun 			   unsigned mqd_size);
362*4882a593Smuzhiyun void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev);
363*4882a593Smuzhiyun int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev);
364*4882a593Smuzhiyun int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev);
367*4882a593Smuzhiyun void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec,
370*4882a593Smuzhiyun 				int pipe, int queue);
371*4882a593Smuzhiyun void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit,
372*4882a593Smuzhiyun 				 int *mec, int *pipe, int *queue);
373*4882a593Smuzhiyun bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, int mec,
374*4882a593Smuzhiyun 				     int pipe, int queue);
375*4882a593Smuzhiyun bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev,
376*4882a593Smuzhiyun 					       int pipe, int queue);
377*4882a593Smuzhiyun int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, int me,
378*4882a593Smuzhiyun 			       int pipe, int queue);
379*4882a593Smuzhiyun void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit,
380*4882a593Smuzhiyun 				int *me, int *pipe, int *queue);
381*4882a593Smuzhiyun bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, int me,
382*4882a593Smuzhiyun 				    int pipe, int queue);
383*4882a593Smuzhiyun void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable);
384*4882a593Smuzhiyun int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value);
385*4882a593Smuzhiyun int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev);
386*4882a593Smuzhiyun void amdgpu_gfx_ras_fini(struct amdgpu_device *adev);
387*4882a593Smuzhiyun int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev,
388*4882a593Smuzhiyun 		void *err_data,
389*4882a593Smuzhiyun 		struct amdgpu_iv_entry *entry);
390*4882a593Smuzhiyun int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,
391*4882a593Smuzhiyun 				  struct amdgpu_irq_src *source,
392*4882a593Smuzhiyun 				  struct amdgpu_iv_entry *entry);
393*4882a593Smuzhiyun uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg);
394*4882a593Smuzhiyun void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v);
395*4882a593Smuzhiyun #endif
396