1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2007 David Airlie
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * David Airlie
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
33*4882a593Smuzhiyun #include <drm/drm_crtc.h>
34*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
36*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "amdgpu.h"
39*4882a593Smuzhiyun #include "cikd.h"
40*4882a593Smuzhiyun #include "amdgpu_gem.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include "amdgpu_display.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* object hierarchy -
45*4882a593Smuzhiyun this contains a helper + a amdgpu fb
46*4882a593Smuzhiyun the helper contains a pointer to amdgpu framebuffer baseclass.
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static int
amdgpufb_open(struct fb_info * info,int user)50*4882a593Smuzhiyun amdgpufb_open(struct fb_info *info, int user)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct drm_fb_helper *fb_helper = info->par;
53*4882a593Smuzhiyun int ret = pm_runtime_get_sync(fb_helper->dev->dev);
54*4882a593Smuzhiyun if (ret < 0 && ret != -EACCES) {
55*4882a593Smuzhiyun pm_runtime_mark_last_busy(fb_helper->dev->dev);
56*4882a593Smuzhiyun pm_runtime_put_autosuspend(fb_helper->dev->dev);
57*4882a593Smuzhiyun return ret;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static int
amdgpufb_release(struct fb_info * info,int user)63*4882a593Smuzhiyun amdgpufb_release(struct fb_info *info, int user)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct drm_fb_helper *fb_helper = info->par;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun pm_runtime_mark_last_busy(fb_helper->dev->dev);
68*4882a593Smuzhiyun pm_runtime_put_autosuspend(fb_helper->dev->dev);
69*4882a593Smuzhiyun return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const struct fb_ops amdgpufb_ops = {
73*4882a593Smuzhiyun .owner = THIS_MODULE,
74*4882a593Smuzhiyun DRM_FB_HELPER_DEFAULT_OPS,
75*4882a593Smuzhiyun .fb_open = amdgpufb_open,
76*4882a593Smuzhiyun .fb_release = amdgpufb_release,
77*4882a593Smuzhiyun .fb_fillrect = drm_fb_helper_cfb_fillrect,
78*4882a593Smuzhiyun .fb_copyarea = drm_fb_helper_cfb_copyarea,
79*4882a593Smuzhiyun .fb_imageblit = drm_fb_helper_cfb_imageblit,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
amdgpu_align_pitch(struct amdgpu_device * adev,int width,int cpp,bool tiled)83*4882a593Smuzhiyun int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int cpp, bool tiled)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun int aligned = width;
86*4882a593Smuzhiyun int pitch_mask = 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun switch (cpp) {
89*4882a593Smuzhiyun case 1:
90*4882a593Smuzhiyun pitch_mask = 255;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun case 2:
93*4882a593Smuzhiyun pitch_mask = 127;
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun case 3:
96*4882a593Smuzhiyun case 4:
97*4882a593Smuzhiyun pitch_mask = 63;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun aligned += pitch_mask;
102*4882a593Smuzhiyun aligned &= ~pitch_mask;
103*4882a593Smuzhiyun return aligned * cpp;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
amdgpufb_destroy_pinned_object(struct drm_gem_object * gobj)106*4882a593Smuzhiyun static void amdgpufb_destroy_pinned_object(struct drm_gem_object *gobj)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
109*4882a593Smuzhiyun int ret;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun ret = amdgpu_bo_reserve(abo, true);
112*4882a593Smuzhiyun if (likely(ret == 0)) {
113*4882a593Smuzhiyun amdgpu_bo_kunmap(abo);
114*4882a593Smuzhiyun amdgpu_bo_unpin(abo);
115*4882a593Smuzhiyun amdgpu_bo_unreserve(abo);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun drm_gem_object_put(gobj);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
amdgpufb_create_pinned_object(struct amdgpu_fbdev * rfbdev,struct drm_mode_fb_cmd2 * mode_cmd,struct drm_gem_object ** gobj_p)120*4882a593Smuzhiyun static int amdgpufb_create_pinned_object(struct amdgpu_fbdev *rfbdev,
121*4882a593Smuzhiyun struct drm_mode_fb_cmd2 *mode_cmd,
122*4882a593Smuzhiyun struct drm_gem_object **gobj_p)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun const struct drm_format_info *info;
125*4882a593Smuzhiyun struct amdgpu_device *adev = rfbdev->adev;
126*4882a593Smuzhiyun struct drm_gem_object *gobj = NULL;
127*4882a593Smuzhiyun struct amdgpu_bo *abo = NULL;
128*4882a593Smuzhiyun bool fb_tiled = false; /* useful for testing */
129*4882a593Smuzhiyun u32 tiling_flags = 0, domain;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun int aligned_size, size;
132*4882a593Smuzhiyun int height = mode_cmd->height;
133*4882a593Smuzhiyun u32 cpp;
134*4882a593Smuzhiyun u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
135*4882a593Smuzhiyun AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
136*4882a593Smuzhiyun AMDGPU_GEM_CREATE_VRAM_CLEARED;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun info = drm_get_format_info(adev_to_drm(adev), mode_cmd);
139*4882a593Smuzhiyun cpp = info->cpp[0];
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* need to align pitch with crtc limits */
142*4882a593Smuzhiyun mode_cmd->pitches[0] = amdgpu_align_pitch(adev, mode_cmd->width, cpp,
143*4882a593Smuzhiyun fb_tiled);
144*4882a593Smuzhiyun domain = amdgpu_display_supported_domains(adev, flags);
145*4882a593Smuzhiyun height = ALIGN(mode_cmd->height, 8);
146*4882a593Smuzhiyun size = mode_cmd->pitches[0] * height;
147*4882a593Smuzhiyun aligned_size = ALIGN(size, PAGE_SIZE);
148*4882a593Smuzhiyun ret = amdgpu_gem_object_create(adev, aligned_size, 0, domain, flags,
149*4882a593Smuzhiyun ttm_bo_type_device, NULL, &gobj);
150*4882a593Smuzhiyun if (ret) {
151*4882a593Smuzhiyun pr_err("failed to allocate framebuffer (%d)\n", aligned_size);
152*4882a593Smuzhiyun return -ENOMEM;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun abo = gem_to_amdgpu_bo(gobj);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (fb_tiled)
157*4882a593Smuzhiyun tiling_flags = AMDGPU_TILING_SET(ARRAY_MODE, GRPH_ARRAY_2D_TILED_THIN1);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = amdgpu_bo_reserve(abo, false);
160*4882a593Smuzhiyun if (unlikely(ret != 0))
161*4882a593Smuzhiyun goto out_unref;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (tiling_flags) {
164*4882a593Smuzhiyun ret = amdgpu_bo_set_tiling_flags(abo,
165*4882a593Smuzhiyun tiling_flags);
166*4882a593Smuzhiyun if (ret)
167*4882a593Smuzhiyun dev_err(adev->dev, "FB failed to set tiling flags\n");
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun ret = amdgpu_bo_pin(abo, domain);
171*4882a593Smuzhiyun if (ret) {
172*4882a593Smuzhiyun amdgpu_bo_unreserve(abo);
173*4882a593Smuzhiyun goto out_unref;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = amdgpu_ttm_alloc_gart(&abo->tbo);
177*4882a593Smuzhiyun if (ret) {
178*4882a593Smuzhiyun amdgpu_bo_unreserve(abo);
179*4882a593Smuzhiyun dev_err(adev->dev, "%p bind failed\n", abo);
180*4882a593Smuzhiyun goto out_unref;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = amdgpu_bo_kmap(abo, NULL);
184*4882a593Smuzhiyun amdgpu_bo_unreserve(abo);
185*4882a593Smuzhiyun if (ret) {
186*4882a593Smuzhiyun goto out_unref;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun *gobj_p = gobj;
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun out_unref:
192*4882a593Smuzhiyun amdgpufb_destroy_pinned_object(gobj);
193*4882a593Smuzhiyun *gobj_p = NULL;
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
amdgpufb_create(struct drm_fb_helper * helper,struct drm_fb_helper_surface_size * sizes)197*4882a593Smuzhiyun static int amdgpufb_create(struct drm_fb_helper *helper,
198*4882a593Smuzhiyun struct drm_fb_helper_surface_size *sizes)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct amdgpu_fbdev *rfbdev = (struct amdgpu_fbdev *)helper;
201*4882a593Smuzhiyun struct amdgpu_device *adev = rfbdev->adev;
202*4882a593Smuzhiyun struct fb_info *info;
203*4882a593Smuzhiyun struct drm_framebuffer *fb = NULL;
204*4882a593Smuzhiyun struct drm_mode_fb_cmd2 mode_cmd;
205*4882a593Smuzhiyun struct drm_gem_object *gobj = NULL;
206*4882a593Smuzhiyun struct amdgpu_bo *abo = NULL;
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun unsigned long tmp;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun mode_cmd.width = sizes->surface_width;
211*4882a593Smuzhiyun mode_cmd.height = sizes->surface_height;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (sizes->surface_bpp == 24)
214*4882a593Smuzhiyun sizes->surface_bpp = 32;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun mode_cmd.pixel_format = drm_mode_legacy_fb_format(sizes->surface_bpp,
217*4882a593Smuzhiyun sizes->surface_depth);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = amdgpufb_create_pinned_object(rfbdev, &mode_cmd, &gobj);
220*4882a593Smuzhiyun if (ret) {
221*4882a593Smuzhiyun DRM_ERROR("failed to create fbcon object %d\n", ret);
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun abo = gem_to_amdgpu_bo(gobj);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* okay we have an object now allocate the framebuffer */
228*4882a593Smuzhiyun info = drm_fb_helper_alloc_fbi(helper);
229*4882a593Smuzhiyun if (IS_ERR(info)) {
230*4882a593Smuzhiyun ret = PTR_ERR(info);
231*4882a593Smuzhiyun goto out;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = amdgpu_display_framebuffer_init(adev_to_drm(adev), &rfbdev->rfb,
235*4882a593Smuzhiyun &mode_cmd, gobj);
236*4882a593Smuzhiyun if (ret) {
237*4882a593Smuzhiyun DRM_ERROR("failed to initialize framebuffer %d\n", ret);
238*4882a593Smuzhiyun goto out;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun fb = &rfbdev->rfb.base;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* setup helper */
244*4882a593Smuzhiyun rfbdev->helper.fb = fb;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun info->fbops = &amdgpufb_ops;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun tmp = amdgpu_bo_gpu_offset(abo) - adev->gmc.vram_start;
249*4882a593Smuzhiyun info->fix.smem_start = adev->gmc.aper_base + tmp;
250*4882a593Smuzhiyun info->fix.smem_len = amdgpu_bo_size(abo);
251*4882a593Smuzhiyun info->screen_base = amdgpu_bo_kptr(abo);
252*4882a593Smuzhiyun info->screen_size = amdgpu_bo_size(abo);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun drm_fb_helper_fill_info(info, &rfbdev->helper, sizes);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* setup aperture base/size for vesafb takeover */
257*4882a593Smuzhiyun info->apertures->ranges[0].base = adev_to_drm(adev)->mode_config.fb_base;
258*4882a593Smuzhiyun info->apertures->ranges[0].size = adev->gmc.aper_size;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Use default scratch pixmap (info->pixmap.flags = FB_PIXMAP_SYSTEM) */
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (info->screen_base == NULL) {
263*4882a593Smuzhiyun ret = -ENOSPC;
264*4882a593Smuzhiyun goto out;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
268*4882a593Smuzhiyun DRM_INFO("vram apper at 0x%lX\n", (unsigned long)adev->gmc.aper_base);
269*4882a593Smuzhiyun DRM_INFO("size %lu\n", (unsigned long)amdgpu_bo_size(abo));
270*4882a593Smuzhiyun DRM_INFO("fb depth is %d\n", fb->format->depth);
271*4882a593Smuzhiyun DRM_INFO(" pitch is %d\n", fb->pitches[0]);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun vga_switcheroo_client_fb_set(adev_to_drm(adev)->pdev, info);
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun out:
277*4882a593Smuzhiyun if (abo) {
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun if (fb && ret) {
281*4882a593Smuzhiyun drm_gem_object_put(gobj);
282*4882a593Smuzhiyun drm_framebuffer_unregister_private(fb);
283*4882a593Smuzhiyun drm_framebuffer_cleanup(fb);
284*4882a593Smuzhiyun kfree(fb);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
amdgpu_fbdev_destroy(struct drm_device * dev,struct amdgpu_fbdev * rfbdev)289*4882a593Smuzhiyun static int amdgpu_fbdev_destroy(struct drm_device *dev, struct amdgpu_fbdev *rfbdev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct amdgpu_framebuffer *rfb = &rfbdev->rfb;
292*4882a593Smuzhiyun int i;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun drm_fb_helper_unregister_fbi(&rfbdev->helper);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (rfb->base.obj[0]) {
297*4882a593Smuzhiyun for (i = 0; i < rfb->base.format->num_planes; i++)
298*4882a593Smuzhiyun drm_gem_object_put(rfb->base.obj[0]);
299*4882a593Smuzhiyun amdgpufb_destroy_pinned_object(rfb->base.obj[0]);
300*4882a593Smuzhiyun rfb->base.obj[0] = NULL;
301*4882a593Smuzhiyun drm_framebuffer_unregister_private(&rfb->base);
302*4882a593Smuzhiyun drm_framebuffer_cleanup(&rfb->base);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun drm_fb_helper_fini(&rfbdev->helper);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const struct drm_fb_helper_funcs amdgpu_fb_helper_funcs = {
310*4882a593Smuzhiyun .fb_probe = amdgpufb_create,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
amdgpu_fbdev_init(struct amdgpu_device * adev)313*4882a593Smuzhiyun int amdgpu_fbdev_init(struct amdgpu_device *adev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct amdgpu_fbdev *rfbdev;
316*4882a593Smuzhiyun int bpp_sel = 32;
317*4882a593Smuzhiyun int ret;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* don't init fbdev on hw without DCE */
320*4882a593Smuzhiyun if (!adev->mode_info.mode_config_initialized)
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* don't init fbdev if there are no connectors */
324*4882a593Smuzhiyun if (list_empty(&adev_to_drm(adev)->mode_config.connector_list))
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* select 8 bpp console on low vram cards */
328*4882a593Smuzhiyun if (adev->gmc.real_vram_size <= (32*1024*1024))
329*4882a593Smuzhiyun bpp_sel = 8;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun rfbdev = kzalloc(sizeof(struct amdgpu_fbdev), GFP_KERNEL);
332*4882a593Smuzhiyun if (!rfbdev)
333*4882a593Smuzhiyun return -ENOMEM;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun rfbdev->adev = adev;
336*4882a593Smuzhiyun adev->mode_info.rfbdev = rfbdev;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun drm_fb_helper_prepare(adev_to_drm(adev), &rfbdev->helper,
339*4882a593Smuzhiyun &amdgpu_fb_helper_funcs);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = drm_fb_helper_init(adev_to_drm(adev), &rfbdev->helper);
342*4882a593Smuzhiyun if (ret) {
343*4882a593Smuzhiyun kfree(rfbdev);
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* disable all the possible outputs/crtcs before entering KMS mode */
348*4882a593Smuzhiyun if (!amdgpu_device_has_dc_support(adev))
349*4882a593Smuzhiyun drm_helper_disable_unused_functions(adev_to_drm(adev));
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun drm_fb_helper_initial_config(&rfbdev->helper, bpp_sel);
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
amdgpu_fbdev_fini(struct amdgpu_device * adev)355*4882a593Smuzhiyun void amdgpu_fbdev_fini(struct amdgpu_device *adev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun if (!adev->mode_info.rfbdev)
358*4882a593Smuzhiyun return;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun amdgpu_fbdev_destroy(adev_to_drm(adev), adev->mode_info.rfbdev);
361*4882a593Smuzhiyun kfree(adev->mode_info.rfbdev);
362*4882a593Smuzhiyun adev->mode_info.rfbdev = NULL;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
amdgpu_fbdev_set_suspend(struct amdgpu_device * adev,int state)365*4882a593Smuzhiyun void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun if (adev->mode_info.rfbdev)
368*4882a593Smuzhiyun drm_fb_helper_set_suspend_unlocked(&adev->mode_info.rfbdev->helper,
369*4882a593Smuzhiyun state);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
amdgpu_fbdev_total_size(struct amdgpu_device * adev)372*4882a593Smuzhiyun int amdgpu_fbdev_total_size(struct amdgpu_device *adev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct amdgpu_bo *robj;
375*4882a593Smuzhiyun int size = 0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (!adev->mode_info.rfbdev)
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun robj = gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.base.obj[0]);
381*4882a593Smuzhiyun size += amdgpu_bo_size(robj);
382*4882a593Smuzhiyun return size;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
amdgpu_fbdev_robj_is_fb(struct amdgpu_device * adev,struct amdgpu_bo * robj)385*4882a593Smuzhiyun bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun if (!adev->mode_info.rfbdev)
388*4882a593Smuzhiyun return false;
389*4882a593Smuzhiyun if (robj == gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.base.obj[0]))
390*4882a593Smuzhiyun return true;
391*4882a593Smuzhiyun return false;
392*4882a593Smuzhiyun }
393