xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #include <linux/list.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/firmware.h>
29*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
30*4882a593Smuzhiyun #include "amdgpu.h"
31*4882a593Smuzhiyun #include "atom.h"
32*4882a593Smuzhiyun #include "amdgpu_ucode.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct amdgpu_cgs_device {
35*4882a593Smuzhiyun 	struct cgs_device base;
36*4882a593Smuzhiyun 	struct amdgpu_device *adev;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define CGS_FUNC_ADEV							\
40*4882a593Smuzhiyun 	struct amdgpu_device *adev =					\
41*4882a593Smuzhiyun 		((struct amdgpu_cgs_device *)cgs_device)->adev
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 
amdgpu_cgs_read_register(struct cgs_device * cgs_device,unsigned offset)44*4882a593Smuzhiyun static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
47*4882a593Smuzhiyun 	return RREG32(offset);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
amdgpu_cgs_write_register(struct cgs_device * cgs_device,unsigned offset,uint32_t value)50*4882a593Smuzhiyun static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
51*4882a593Smuzhiyun 				      uint32_t value)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
54*4882a593Smuzhiyun 	WREG32(offset, value);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
amdgpu_cgs_read_ind_register(struct cgs_device * cgs_device,enum cgs_ind_reg space,unsigned index)57*4882a593Smuzhiyun static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
58*4882a593Smuzhiyun 					     enum cgs_ind_reg space,
59*4882a593Smuzhiyun 					     unsigned index)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
62*4882a593Smuzhiyun 	switch (space) {
63*4882a593Smuzhiyun 	case CGS_IND_REG__PCIE:
64*4882a593Smuzhiyun 		return RREG32_PCIE(index);
65*4882a593Smuzhiyun 	case CGS_IND_REG__SMC:
66*4882a593Smuzhiyun 		return RREG32_SMC(index);
67*4882a593Smuzhiyun 	case CGS_IND_REG__UVD_CTX:
68*4882a593Smuzhiyun 		return RREG32_UVD_CTX(index);
69*4882a593Smuzhiyun 	case CGS_IND_REG__DIDT:
70*4882a593Smuzhiyun 		return RREG32_DIDT(index);
71*4882a593Smuzhiyun 	case CGS_IND_REG_GC_CAC:
72*4882a593Smuzhiyun 		return RREG32_GC_CAC(index);
73*4882a593Smuzhiyun 	case CGS_IND_REG_SE_CAC:
74*4882a593Smuzhiyun 		return RREG32_SE_CAC(index);
75*4882a593Smuzhiyun 	case CGS_IND_REG__AUDIO_ENDPT:
76*4882a593Smuzhiyun 		DRM_ERROR("audio endpt register access not implemented.\n");
77*4882a593Smuzhiyun 		return 0;
78*4882a593Smuzhiyun 	default:
79*4882a593Smuzhiyun 		BUG();
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 	WARN(1, "Invalid indirect register space");
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
amdgpu_cgs_write_ind_register(struct cgs_device * cgs_device,enum cgs_ind_reg space,unsigned index,uint32_t value)85*4882a593Smuzhiyun static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
86*4882a593Smuzhiyun 					  enum cgs_ind_reg space,
87*4882a593Smuzhiyun 					  unsigned index, uint32_t value)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
90*4882a593Smuzhiyun 	switch (space) {
91*4882a593Smuzhiyun 	case CGS_IND_REG__PCIE:
92*4882a593Smuzhiyun 		return WREG32_PCIE(index, value);
93*4882a593Smuzhiyun 	case CGS_IND_REG__SMC:
94*4882a593Smuzhiyun 		return WREG32_SMC(index, value);
95*4882a593Smuzhiyun 	case CGS_IND_REG__UVD_CTX:
96*4882a593Smuzhiyun 		return WREG32_UVD_CTX(index, value);
97*4882a593Smuzhiyun 	case CGS_IND_REG__DIDT:
98*4882a593Smuzhiyun 		return WREG32_DIDT(index, value);
99*4882a593Smuzhiyun 	case CGS_IND_REG_GC_CAC:
100*4882a593Smuzhiyun 		return WREG32_GC_CAC(index, value);
101*4882a593Smuzhiyun 	case CGS_IND_REG_SE_CAC:
102*4882a593Smuzhiyun 		return WREG32_SE_CAC(index, value);
103*4882a593Smuzhiyun 	case CGS_IND_REG__AUDIO_ENDPT:
104*4882a593Smuzhiyun 		DRM_ERROR("audio endpt register access not implemented.\n");
105*4882a593Smuzhiyun 		return;
106*4882a593Smuzhiyun 	default:
107*4882a593Smuzhiyun 		BUG();
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 	WARN(1, "Invalid indirect register space");
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
fw_type_convert(struct cgs_device * cgs_device,uint32_t fw_type)112*4882a593Smuzhiyun static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
115*4882a593Smuzhiyun 	enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	switch (fw_type) {
118*4882a593Smuzhiyun 	case CGS_UCODE_ID_SDMA0:
119*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_SDMA0;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case CGS_UCODE_ID_SDMA1:
122*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_SDMA1;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_CE:
125*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_CP_CE;
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_PFP:
128*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_CP_PFP;
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_ME:
131*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_CP_ME;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_MEC:
134*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_MEC_JT1:
135*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_CP_MEC1;
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	case CGS_UCODE_ID_CP_MEC_JT2:
138*4882a593Smuzhiyun 		/* for VI. JT2 should be the same as JT1, because:
139*4882a593Smuzhiyun 			1, MEC2 and MEC1 use exactly same FW.
140*4882a593Smuzhiyun 			2, JT2 is not pached but JT1 is.
141*4882a593Smuzhiyun 		*/
142*4882a593Smuzhiyun 		if (adev->asic_type >= CHIP_TOPAZ)
143*4882a593Smuzhiyun 			result = AMDGPU_UCODE_ID_CP_MEC1;
144*4882a593Smuzhiyun 		else
145*4882a593Smuzhiyun 			result = AMDGPU_UCODE_ID_CP_MEC2;
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	case CGS_UCODE_ID_RLC_G:
148*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_RLC_G;
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	case CGS_UCODE_ID_STORAGE:
151*4882a593Smuzhiyun 		result = AMDGPU_UCODE_ID_STORAGE;
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	default:
154*4882a593Smuzhiyun 		DRM_ERROR("Firmware type not supported\n");
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 	return result;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
amdgpu_get_firmware_version(struct cgs_device * cgs_device,enum cgs_ucode_id type)159*4882a593Smuzhiyun static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
160*4882a593Smuzhiyun 					enum cgs_ucode_id type)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
163*4882a593Smuzhiyun 	uint16_t fw_version = 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	switch (type) {
166*4882a593Smuzhiyun 		case CGS_UCODE_ID_SDMA0:
167*4882a593Smuzhiyun 			fw_version = adev->sdma.instance[0].fw_version;
168*4882a593Smuzhiyun 			break;
169*4882a593Smuzhiyun 		case CGS_UCODE_ID_SDMA1:
170*4882a593Smuzhiyun 			fw_version = adev->sdma.instance[1].fw_version;
171*4882a593Smuzhiyun 			break;
172*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_CE:
173*4882a593Smuzhiyun 			fw_version = adev->gfx.ce_fw_version;
174*4882a593Smuzhiyun 			break;
175*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_PFP:
176*4882a593Smuzhiyun 			fw_version = adev->gfx.pfp_fw_version;
177*4882a593Smuzhiyun 			break;
178*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_ME:
179*4882a593Smuzhiyun 			fw_version = adev->gfx.me_fw_version;
180*4882a593Smuzhiyun 			break;
181*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_MEC:
182*4882a593Smuzhiyun 			fw_version = adev->gfx.mec_fw_version;
183*4882a593Smuzhiyun 			break;
184*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_MEC_JT1:
185*4882a593Smuzhiyun 			fw_version = adev->gfx.mec_fw_version;
186*4882a593Smuzhiyun 			break;
187*4882a593Smuzhiyun 		case CGS_UCODE_ID_CP_MEC_JT2:
188*4882a593Smuzhiyun 			fw_version = adev->gfx.mec_fw_version;
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 		case CGS_UCODE_ID_RLC_G:
191*4882a593Smuzhiyun 			fw_version = adev->gfx.rlc_fw_version;
192*4882a593Smuzhiyun 			break;
193*4882a593Smuzhiyun 		case CGS_UCODE_ID_STORAGE:
194*4882a593Smuzhiyun 			break;
195*4882a593Smuzhiyun 		default:
196*4882a593Smuzhiyun 			DRM_ERROR("firmware type %d do not have version\n", type);
197*4882a593Smuzhiyun 			break;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 	return fw_version;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
amdgpu_cgs_get_firmware_info(struct cgs_device * cgs_device,enum cgs_ucode_id type,struct cgs_firmware_info * info)202*4882a593Smuzhiyun static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
203*4882a593Smuzhiyun 					enum cgs_ucode_id type,
204*4882a593Smuzhiyun 					struct cgs_firmware_info *info)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	CGS_FUNC_ADEV;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
209*4882a593Smuzhiyun 		uint64_t gpu_addr;
210*4882a593Smuzhiyun 		uint32_t data_size;
211*4882a593Smuzhiyun 		const struct gfx_firmware_header_v1_0 *header;
212*4882a593Smuzhiyun 		enum AMDGPU_UCODE_ID id;
213*4882a593Smuzhiyun 		struct amdgpu_firmware_info *ucode;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		id = fw_type_convert(cgs_device, type);
216*4882a593Smuzhiyun 		ucode = &adev->firmware.ucode[id];
217*4882a593Smuzhiyun 		if (ucode->fw == NULL)
218*4882a593Smuzhiyun 			return -EINVAL;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		gpu_addr  = ucode->mc_addr;
221*4882a593Smuzhiyun 		header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
222*4882a593Smuzhiyun 		data_size = le32_to_cpu(header->header.ucode_size_bytes);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
225*4882a593Smuzhiyun 		    (type == CGS_UCODE_ID_CP_MEC_JT2)) {
226*4882a593Smuzhiyun 			gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
227*4882a593Smuzhiyun 			data_size = le32_to_cpu(header->jt_size) << 2;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		info->kptr = ucode->kaddr;
231*4882a593Smuzhiyun 		info->image_size = data_size;
232*4882a593Smuzhiyun 		info->mc_addr = gpu_addr;
233*4882a593Smuzhiyun 		info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		if (CGS_UCODE_ID_CP_MEC == type)
236*4882a593Smuzhiyun 			info->image_size = le32_to_cpu(header->jt_offset) << 2;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
239*4882a593Smuzhiyun 		info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
240*4882a593Smuzhiyun 	} else {
241*4882a593Smuzhiyun 		char fw_name[30] = {0};
242*4882a593Smuzhiyun 		int err = 0;
243*4882a593Smuzhiyun 		uint32_t ucode_size;
244*4882a593Smuzhiyun 		uint32_t ucode_start_address;
245*4882a593Smuzhiyun 		const uint8_t *src;
246*4882a593Smuzhiyun 		const struct smc_firmware_header_v1_0 *hdr;
247*4882a593Smuzhiyun 		const struct common_firmware_header *header;
248*4882a593Smuzhiyun 		struct amdgpu_firmware_info *ucode = NULL;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		if (!adev->pm.fw) {
251*4882a593Smuzhiyun 			switch (adev->asic_type) {
252*4882a593Smuzhiyun 			case CHIP_TAHITI:
253*4882a593Smuzhiyun 				strcpy(fw_name, "radeon/tahiti_smc.bin");
254*4882a593Smuzhiyun 				break;
255*4882a593Smuzhiyun 			case CHIP_PITCAIRN:
256*4882a593Smuzhiyun 				if ((adev->pdev->revision == 0x81) &&
257*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6810) ||
258*4882a593Smuzhiyun 				    (adev->pdev->device == 0x6811))) {
259*4882a593Smuzhiyun 					info->is_kicker = true;
260*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/pitcairn_k_smc.bin");
261*4882a593Smuzhiyun 				} else {
262*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/pitcairn_smc.bin");
263*4882a593Smuzhiyun 				}
264*4882a593Smuzhiyun 				break;
265*4882a593Smuzhiyun 			case CHIP_VERDE:
266*4882a593Smuzhiyun 				if (((adev->pdev->device == 0x6820) &&
267*4882a593Smuzhiyun 					((adev->pdev->revision == 0x81) ||
268*4882a593Smuzhiyun 					(adev->pdev->revision == 0x83))) ||
269*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6821) &&
270*4882a593Smuzhiyun 					((adev->pdev->revision == 0x83) ||
271*4882a593Smuzhiyun 					(adev->pdev->revision == 0x87))) ||
272*4882a593Smuzhiyun 				    ((adev->pdev->revision == 0x87) &&
273*4882a593Smuzhiyun 					((adev->pdev->device == 0x6823) ||
274*4882a593Smuzhiyun 					(adev->pdev->device == 0x682b)))) {
275*4882a593Smuzhiyun 					info->is_kicker = true;
276*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/verde_k_smc.bin");
277*4882a593Smuzhiyun 				} else {
278*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/verde_smc.bin");
279*4882a593Smuzhiyun 				}
280*4882a593Smuzhiyun 				break;
281*4882a593Smuzhiyun 			case CHIP_OLAND:
282*4882a593Smuzhiyun 				if (((adev->pdev->revision == 0x81) &&
283*4882a593Smuzhiyun 					((adev->pdev->device == 0x6600) ||
284*4882a593Smuzhiyun 					(adev->pdev->device == 0x6604) ||
285*4882a593Smuzhiyun 					(adev->pdev->device == 0x6605) ||
286*4882a593Smuzhiyun 					(adev->pdev->device == 0x6610))) ||
287*4882a593Smuzhiyun 				    ((adev->pdev->revision == 0x83) &&
288*4882a593Smuzhiyun 					(adev->pdev->device == 0x6610))) {
289*4882a593Smuzhiyun 					info->is_kicker = true;
290*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/oland_k_smc.bin");
291*4882a593Smuzhiyun 				} else {
292*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/oland_smc.bin");
293*4882a593Smuzhiyun 				}
294*4882a593Smuzhiyun 				break;
295*4882a593Smuzhiyun 			case CHIP_HAINAN:
296*4882a593Smuzhiyun 				if (((adev->pdev->revision == 0x81) &&
297*4882a593Smuzhiyun 					(adev->pdev->device == 0x6660)) ||
298*4882a593Smuzhiyun 				    ((adev->pdev->revision == 0x83) &&
299*4882a593Smuzhiyun 					((adev->pdev->device == 0x6660) ||
300*4882a593Smuzhiyun 					(adev->pdev->device == 0x6663) ||
301*4882a593Smuzhiyun 					(adev->pdev->device == 0x6665) ||
302*4882a593Smuzhiyun 					 (adev->pdev->device == 0x6667)))) {
303*4882a593Smuzhiyun 					info->is_kicker = true;
304*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/hainan_k_smc.bin");
305*4882a593Smuzhiyun 				} else if ((adev->pdev->revision == 0xc3) &&
306*4882a593Smuzhiyun 					 (adev->pdev->device == 0x6665)) {
307*4882a593Smuzhiyun 					info->is_kicker = true;
308*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/banks_k_2_smc.bin");
309*4882a593Smuzhiyun 				} else {
310*4882a593Smuzhiyun 					strcpy(fw_name, "radeon/hainan_smc.bin");
311*4882a593Smuzhiyun 				}
312*4882a593Smuzhiyun 				break;
313*4882a593Smuzhiyun 			case CHIP_BONAIRE:
314*4882a593Smuzhiyun 				if ((adev->pdev->revision == 0x80) ||
315*4882a593Smuzhiyun 					(adev->pdev->revision == 0x81) ||
316*4882a593Smuzhiyun 					(adev->pdev->device == 0x665f)) {
317*4882a593Smuzhiyun 					info->is_kicker = true;
318*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/bonaire_k_smc.bin");
319*4882a593Smuzhiyun 				} else {
320*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/bonaire_smc.bin");
321*4882a593Smuzhiyun 				}
322*4882a593Smuzhiyun 				break;
323*4882a593Smuzhiyun 			case CHIP_HAWAII:
324*4882a593Smuzhiyun 				if (adev->pdev->revision == 0x80) {
325*4882a593Smuzhiyun 					info->is_kicker = true;
326*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/hawaii_k_smc.bin");
327*4882a593Smuzhiyun 				} else {
328*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/hawaii_smc.bin");
329*4882a593Smuzhiyun 				}
330*4882a593Smuzhiyun 				break;
331*4882a593Smuzhiyun 			case CHIP_TOPAZ:
332*4882a593Smuzhiyun 				if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
333*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
334*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87)) ||
335*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0xD1)) ||
336*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0xD3))) {
337*4882a593Smuzhiyun 					info->is_kicker = true;
338*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
339*4882a593Smuzhiyun 				} else
340*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/topaz_smc.bin");
341*4882a593Smuzhiyun 				break;
342*4882a593Smuzhiyun 			case CHIP_TONGA:
343*4882a593Smuzhiyun 				if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
344*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
345*4882a593Smuzhiyun 					info->is_kicker = true;
346*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
347*4882a593Smuzhiyun 				} else
348*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/tonga_smc.bin");
349*4882a593Smuzhiyun 				break;
350*4882a593Smuzhiyun 			case CHIP_FIJI:
351*4882a593Smuzhiyun 				strcpy(fw_name, "amdgpu/fiji_smc.bin");
352*4882a593Smuzhiyun 				break;
353*4882a593Smuzhiyun 			case CHIP_POLARIS11:
354*4882a593Smuzhiyun 				if (type == CGS_UCODE_ID_SMU) {
355*4882a593Smuzhiyun 					if (((adev->pdev->device == 0x67ef) &&
356*4882a593Smuzhiyun 					     ((adev->pdev->revision == 0xe0) ||
357*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xe5))) ||
358*4882a593Smuzhiyun 					    ((adev->pdev->device == 0x67ff) &&
359*4882a593Smuzhiyun 					     ((adev->pdev->revision == 0xcf) ||
360*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xef) ||
361*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xff)))) {
362*4882a593Smuzhiyun 						info->is_kicker = true;
363*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
364*4882a593Smuzhiyun 					} else if ((adev->pdev->device == 0x67ef) &&
365*4882a593Smuzhiyun 						   (adev->pdev->revision == 0xe2)) {
366*4882a593Smuzhiyun 						info->is_kicker = true;
367*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris11_k2_smc.bin");
368*4882a593Smuzhiyun 					} else {
369*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris11_smc.bin");
370*4882a593Smuzhiyun 					}
371*4882a593Smuzhiyun 				} else if (type == CGS_UCODE_ID_SMU_SK) {
372*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
373*4882a593Smuzhiyun 				}
374*4882a593Smuzhiyun 				break;
375*4882a593Smuzhiyun 			case CHIP_POLARIS10:
376*4882a593Smuzhiyun 				if (type == CGS_UCODE_ID_SMU) {
377*4882a593Smuzhiyun 					if (((adev->pdev->device == 0x67df) &&
378*4882a593Smuzhiyun 					     ((adev->pdev->revision == 0xe0) ||
379*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xe3) ||
380*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xe4) ||
381*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xe5) ||
382*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xe7) ||
383*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xef))) ||
384*4882a593Smuzhiyun 					    ((adev->pdev->device == 0x6fdf) &&
385*4882a593Smuzhiyun 					     ((adev->pdev->revision == 0xef) ||
386*4882a593Smuzhiyun 					      (adev->pdev->revision == 0xff)))) {
387*4882a593Smuzhiyun 						info->is_kicker = true;
388*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
389*4882a593Smuzhiyun 					} else if ((adev->pdev->device == 0x67df) &&
390*4882a593Smuzhiyun 						   ((adev->pdev->revision == 0xe1) ||
391*4882a593Smuzhiyun 						    (adev->pdev->revision == 0xf7))) {
392*4882a593Smuzhiyun 						info->is_kicker = true;
393*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris10_k2_smc.bin");
394*4882a593Smuzhiyun 					} else {
395*4882a593Smuzhiyun 						strcpy(fw_name, "amdgpu/polaris10_smc.bin");
396*4882a593Smuzhiyun 					}
397*4882a593Smuzhiyun 				} else if (type == CGS_UCODE_ID_SMU_SK) {
398*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
399*4882a593Smuzhiyun 				}
400*4882a593Smuzhiyun 				break;
401*4882a593Smuzhiyun 			case CHIP_POLARIS12:
402*4882a593Smuzhiyun 				if (((adev->pdev->device == 0x6987) &&
403*4882a593Smuzhiyun 				     ((adev->pdev->revision == 0xc0) ||
404*4882a593Smuzhiyun 				      (adev->pdev->revision == 0xc3))) ||
405*4882a593Smuzhiyun 				    ((adev->pdev->device == 0x6981) &&
406*4882a593Smuzhiyun 				     ((adev->pdev->revision == 0x00) ||
407*4882a593Smuzhiyun 				      (adev->pdev->revision == 0x01) ||
408*4882a593Smuzhiyun 				      (adev->pdev->revision == 0x10)))) {
409*4882a593Smuzhiyun 					info->is_kicker = true;
410*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/polaris12_k_smc.bin");
411*4882a593Smuzhiyun 				} else {
412*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/polaris12_smc.bin");
413*4882a593Smuzhiyun 				}
414*4882a593Smuzhiyun 				break;
415*4882a593Smuzhiyun 			case CHIP_VEGAM:
416*4882a593Smuzhiyun 				strcpy(fw_name, "amdgpu/vegam_smc.bin");
417*4882a593Smuzhiyun 				break;
418*4882a593Smuzhiyun 			case CHIP_VEGA10:
419*4882a593Smuzhiyun 				if ((adev->pdev->device == 0x687f) &&
420*4882a593Smuzhiyun 					((adev->pdev->revision == 0xc0) ||
421*4882a593Smuzhiyun 					(adev->pdev->revision == 0xc1) ||
422*4882a593Smuzhiyun 					(adev->pdev->revision == 0xc3)))
423*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/vega10_acg_smc.bin");
424*4882a593Smuzhiyun 				else
425*4882a593Smuzhiyun 					strcpy(fw_name, "amdgpu/vega10_smc.bin");
426*4882a593Smuzhiyun 				break;
427*4882a593Smuzhiyun 			case CHIP_VEGA12:
428*4882a593Smuzhiyun 				strcpy(fw_name, "amdgpu/vega12_smc.bin");
429*4882a593Smuzhiyun 				break;
430*4882a593Smuzhiyun 			case CHIP_VEGA20:
431*4882a593Smuzhiyun 				strcpy(fw_name, "amdgpu/vega20_smc.bin");
432*4882a593Smuzhiyun 				break;
433*4882a593Smuzhiyun 			default:
434*4882a593Smuzhiyun 				DRM_ERROR("SMC firmware not supported\n");
435*4882a593Smuzhiyun 				return -EINVAL;
436*4882a593Smuzhiyun 			}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 			err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
439*4882a593Smuzhiyun 			if (err) {
440*4882a593Smuzhiyun 				DRM_ERROR("Failed to request firmware\n");
441*4882a593Smuzhiyun 				return err;
442*4882a593Smuzhiyun 			}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 			err = amdgpu_ucode_validate(adev->pm.fw);
445*4882a593Smuzhiyun 			if (err) {
446*4882a593Smuzhiyun 				DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
447*4882a593Smuzhiyun 				release_firmware(adev->pm.fw);
448*4882a593Smuzhiyun 				adev->pm.fw = NULL;
449*4882a593Smuzhiyun 				return err;
450*4882a593Smuzhiyun 			}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 			if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
453*4882a593Smuzhiyun 				ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
454*4882a593Smuzhiyun 				ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
455*4882a593Smuzhiyun 				ucode->fw = adev->pm.fw;
456*4882a593Smuzhiyun 				header = (const struct common_firmware_header *)ucode->fw->data;
457*4882a593Smuzhiyun 				adev->firmware.fw_size +=
458*4882a593Smuzhiyun 					ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
459*4882a593Smuzhiyun 			}
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		hdr = (const struct smc_firmware_header_v1_0 *)	adev->pm.fw->data;
463*4882a593Smuzhiyun 		amdgpu_ucode_print_smc_hdr(&hdr->header);
464*4882a593Smuzhiyun 		adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
465*4882a593Smuzhiyun 		ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
466*4882a593Smuzhiyun 		ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
467*4882a593Smuzhiyun 		src = (const uint8_t *)(adev->pm.fw->data +
468*4882a593Smuzhiyun 		       le32_to_cpu(hdr->header.ucode_array_offset_bytes));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		info->version = adev->pm.fw_version;
471*4882a593Smuzhiyun 		info->image_size = ucode_size;
472*4882a593Smuzhiyun 		info->ucode_start_address = ucode_start_address;
473*4882a593Smuzhiyun 		info->kptr = (void *)src;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const struct cgs_ops amdgpu_cgs_ops = {
479*4882a593Smuzhiyun 	.read_register = amdgpu_cgs_read_register,
480*4882a593Smuzhiyun 	.write_register = amdgpu_cgs_write_register,
481*4882a593Smuzhiyun 	.read_ind_register = amdgpu_cgs_read_ind_register,
482*4882a593Smuzhiyun 	.write_ind_register = amdgpu_cgs_write_ind_register,
483*4882a593Smuzhiyun 	.get_firmware_info = amdgpu_cgs_get_firmware_info,
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
amdgpu_cgs_create_device(struct amdgpu_device * adev)486*4882a593Smuzhiyun struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct amdgpu_cgs_device *cgs_device =
489*4882a593Smuzhiyun 		kmalloc(sizeof(*cgs_device), GFP_KERNEL);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!cgs_device) {
492*4882a593Smuzhiyun 		DRM_ERROR("Couldn't allocate CGS device structure\n");
493*4882a593Smuzhiyun 		return NULL;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	cgs_device->base.ops = &amdgpu_cgs_ops;
497*4882a593Smuzhiyun 	cgs_device->adev = adev;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return (struct cgs_device *)cgs_device;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
amdgpu_cgs_destroy_device(struct cgs_device * cgs_device)502*4882a593Smuzhiyun void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	kfree(cgs_device);
505*4882a593Smuzhiyun }
506