xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_atomfirmware.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
25*4882a593Smuzhiyun #include "amdgpu.h"
26*4882a593Smuzhiyun #include "atomfirmware.h"
27*4882a593Smuzhiyun #include "amdgpu_atomfirmware.h"
28*4882a593Smuzhiyun #include "atom.h"
29*4882a593Smuzhiyun #include "atombios.h"
30*4882a593Smuzhiyun #include "soc15_hw_ip.h"
31*4882a593Smuzhiyun 
amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device * adev)32*4882a593Smuzhiyun bool amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device *adev)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
35*4882a593Smuzhiyun 						firmwareinfo);
36*4882a593Smuzhiyun 	uint16_t data_offset;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
39*4882a593Smuzhiyun 					  NULL, NULL, &data_offset)) {
40*4882a593Smuzhiyun 		struct atom_firmware_info_v3_1 *firmware_info =
41*4882a593Smuzhiyun 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
42*4882a593Smuzhiyun 							   data_offset);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 		if (le32_to_cpu(firmware_info->firmware_capability) &
45*4882a593Smuzhiyun 		    ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION)
46*4882a593Smuzhiyun 			return true;
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 	return false;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device * adev)51*4882a593Smuzhiyun void amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device *adev)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
54*4882a593Smuzhiyun 						firmwareinfo);
55*4882a593Smuzhiyun 	uint16_t data_offset;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
58*4882a593Smuzhiyun 					  NULL, NULL, &data_offset)) {
59*4882a593Smuzhiyun 		struct atom_firmware_info_v3_1 *firmware_info =
60*4882a593Smuzhiyun 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
61*4882a593Smuzhiyun 							   data_offset);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		adev->bios_scratch_reg_offset =
64*4882a593Smuzhiyun 			le32_to_cpu(firmware_info->bios_scratch_reg_startaddr);
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device * adev)68*4882a593Smuzhiyun int amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device *adev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct atom_context *ctx = adev->mode_info.atom_context;
71*4882a593Smuzhiyun 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
72*4882a593Smuzhiyun 						vram_usagebyfirmware);
73*4882a593Smuzhiyun 	struct vram_usagebyfirmware_v2_1 *	firmware_usage;
74*4882a593Smuzhiyun 	uint32_t start_addr, size;
75*4882a593Smuzhiyun 	uint16_t data_offset;
76*4882a593Smuzhiyun 	int usage_bytes = 0;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
79*4882a593Smuzhiyun 		firmware_usage = (struct vram_usagebyfirmware_v2_1 *)(ctx->bios + data_offset);
80*4882a593Smuzhiyun 		DRM_DEBUG("atom firmware requested %08x %dkb fw %dkb drv\n",
81*4882a593Smuzhiyun 			  le32_to_cpu(firmware_usage->start_address_in_kb),
82*4882a593Smuzhiyun 			  le16_to_cpu(firmware_usage->used_by_firmware_in_kb),
83*4882a593Smuzhiyun 			  le16_to_cpu(firmware_usage->used_by_driver_in_kb));
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		start_addr = le32_to_cpu(firmware_usage->start_address_in_kb);
86*4882a593Smuzhiyun 		size = le16_to_cpu(firmware_usage->used_by_firmware_in_kb);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		if ((uint32_t)(start_addr & ATOM_VRAM_OPERATION_FLAGS_MASK) ==
89*4882a593Smuzhiyun 			(uint32_t)(ATOM_VRAM_BLOCK_SRIOV_MSG_SHARE_RESERVATION <<
90*4882a593Smuzhiyun 			ATOM_VRAM_OPERATION_FLAGS_SHIFT)) {
91*4882a593Smuzhiyun 			/* Firmware request VRAM reservation for SR-IOV */
92*4882a593Smuzhiyun 			adev->mman.fw_vram_usage_start_offset = (start_addr &
93*4882a593Smuzhiyun 				(~ATOM_VRAM_OPERATION_FLAGS_MASK)) << 10;
94*4882a593Smuzhiyun 			adev->mman.fw_vram_usage_size = size << 10;
95*4882a593Smuzhiyun 			/* Use the default scratch size */
96*4882a593Smuzhiyun 			usage_bytes = 0;
97*4882a593Smuzhiyun 		} else {
98*4882a593Smuzhiyun 			usage_bytes = le16_to_cpu(firmware_usage->used_by_driver_in_kb) << 10;
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 	ctx->scratch_size_bytes = 0;
102*4882a593Smuzhiyun 	if (usage_bytes == 0)
103*4882a593Smuzhiyun 		usage_bytes = 20 * 1024;
104*4882a593Smuzhiyun 	/* allocate some scratch memory */
105*4882a593Smuzhiyun 	ctx->scratch = kzalloc(usage_bytes, GFP_KERNEL);
106*4882a593Smuzhiyun 	if (!ctx->scratch)
107*4882a593Smuzhiyun 		return -ENOMEM;
108*4882a593Smuzhiyun 	ctx->scratch_size_bytes = usage_bytes;
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun union igp_info {
113*4882a593Smuzhiyun 	struct atom_integrated_system_info_v1_11 v11;
114*4882a593Smuzhiyun 	struct atom_integrated_system_info_v1_12 v12;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun union umc_info {
118*4882a593Smuzhiyun 	struct atom_umc_info_v3_1 v31;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun union vram_info {
122*4882a593Smuzhiyun 	struct atom_vram_info_header_v2_3 v23;
123*4882a593Smuzhiyun 	struct atom_vram_info_header_v2_4 v24;
124*4882a593Smuzhiyun 	struct atom_vram_info_header_v2_5 v25;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun union vram_module {
128*4882a593Smuzhiyun 	struct atom_vram_module_v9 v9;
129*4882a593Smuzhiyun 	struct atom_vram_module_v10 v10;
130*4882a593Smuzhiyun 	struct atom_vram_module_v11 v11;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
convert_atom_mem_type_to_vram_type(struct amdgpu_device * adev,int atom_mem_type)133*4882a593Smuzhiyun static int convert_atom_mem_type_to_vram_type(struct amdgpu_device *adev,
134*4882a593Smuzhiyun 					      int atom_mem_type)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	int vram_type;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU) {
139*4882a593Smuzhiyun 		switch (atom_mem_type) {
140*4882a593Smuzhiyun 		case Ddr2MemType:
141*4882a593Smuzhiyun 		case LpDdr2MemType:
142*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_DDR2;
143*4882a593Smuzhiyun 			break;
144*4882a593Smuzhiyun 		case Ddr3MemType:
145*4882a593Smuzhiyun 		case LpDdr3MemType:
146*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_DDR3;
147*4882a593Smuzhiyun 			break;
148*4882a593Smuzhiyun 		case Ddr4MemType:
149*4882a593Smuzhiyun 		case LpDdr4MemType:
150*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_DDR4;
151*4882a593Smuzhiyun 			break;
152*4882a593Smuzhiyun 		default:
153*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
154*4882a593Smuzhiyun 			break;
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 	} else {
157*4882a593Smuzhiyun 		switch (atom_mem_type) {
158*4882a593Smuzhiyun 		case ATOM_DGPU_VRAM_TYPE_GDDR5:
159*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_GDDR5;
160*4882a593Smuzhiyun 			break;
161*4882a593Smuzhiyun 		case ATOM_DGPU_VRAM_TYPE_HBM2:
162*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_HBM;
163*4882a593Smuzhiyun 			break;
164*4882a593Smuzhiyun 		case ATOM_DGPU_VRAM_TYPE_GDDR6:
165*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_GDDR6;
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 		default:
168*4882a593Smuzhiyun 			vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
169*4882a593Smuzhiyun 			break;
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return vram_type;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun int
amdgpu_atomfirmware_get_vram_info(struct amdgpu_device * adev,int * vram_width,int * vram_type,int * vram_vendor)178*4882a593Smuzhiyun amdgpu_atomfirmware_get_vram_info(struct amdgpu_device *adev,
179*4882a593Smuzhiyun 				  int *vram_width, int *vram_type,
180*4882a593Smuzhiyun 				  int *vram_vendor)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
183*4882a593Smuzhiyun 	int index, i = 0;
184*4882a593Smuzhiyun 	u16 data_offset, size;
185*4882a593Smuzhiyun 	union igp_info *igp_info;
186*4882a593Smuzhiyun 	union vram_info *vram_info;
187*4882a593Smuzhiyun 	union vram_module *vram_module;
188*4882a593Smuzhiyun 	u8 frev, crev;
189*4882a593Smuzhiyun 	u8 mem_type;
190*4882a593Smuzhiyun 	u8 mem_vendor;
191*4882a593Smuzhiyun 	u32 mem_channel_number;
192*4882a593Smuzhiyun 	u32 mem_channel_width;
193*4882a593Smuzhiyun 	u32 module_id;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
196*4882a593Smuzhiyun 		index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
197*4882a593Smuzhiyun 						    integratedsysteminfo);
198*4882a593Smuzhiyun 	else
199*4882a593Smuzhiyun 		index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
200*4882a593Smuzhiyun 						    vram_info);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context,
203*4882a593Smuzhiyun 					  index, &size,
204*4882a593Smuzhiyun 					  &frev, &crev, &data_offset)) {
205*4882a593Smuzhiyun 		if (adev->flags & AMD_IS_APU) {
206*4882a593Smuzhiyun 			igp_info = (union igp_info *)
207*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset);
208*4882a593Smuzhiyun 			switch (crev) {
209*4882a593Smuzhiyun 			case 11:
210*4882a593Smuzhiyun 				mem_channel_number = igp_info->v11.umachannelnumber;
211*4882a593Smuzhiyun 				/* channel width is 64 */
212*4882a593Smuzhiyun 				if (vram_width)
213*4882a593Smuzhiyun 					*vram_width = mem_channel_number * 64;
214*4882a593Smuzhiyun 				mem_type = igp_info->v11.memorytype;
215*4882a593Smuzhiyun 				if (vram_type)
216*4882a593Smuzhiyun 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
217*4882a593Smuzhiyun 				break;
218*4882a593Smuzhiyun 			case 12:
219*4882a593Smuzhiyun 				mem_channel_number = igp_info->v12.umachannelnumber;
220*4882a593Smuzhiyun 				/* channel width is 64 */
221*4882a593Smuzhiyun 				if (vram_width)
222*4882a593Smuzhiyun 					*vram_width = mem_channel_number * 64;
223*4882a593Smuzhiyun 				mem_type = igp_info->v12.memorytype;
224*4882a593Smuzhiyun 				if (vram_type)
225*4882a593Smuzhiyun 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
226*4882a593Smuzhiyun 				break;
227*4882a593Smuzhiyun 			default:
228*4882a593Smuzhiyun 				return -EINVAL;
229*4882a593Smuzhiyun 			}
230*4882a593Smuzhiyun 		} else {
231*4882a593Smuzhiyun 			vram_info = (union vram_info *)
232*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset);
233*4882a593Smuzhiyun 			module_id = (RREG32(adev->bios_scratch_reg_offset + 4) & 0x00ff0000) >> 16;
234*4882a593Smuzhiyun 			switch (crev) {
235*4882a593Smuzhiyun 			case 3:
236*4882a593Smuzhiyun 				if (module_id > vram_info->v23.vram_module_num)
237*4882a593Smuzhiyun 					module_id = 0;
238*4882a593Smuzhiyun 				vram_module = (union vram_module *)vram_info->v23.vram_module;
239*4882a593Smuzhiyun 				while (i < module_id) {
240*4882a593Smuzhiyun 					vram_module = (union vram_module *)
241*4882a593Smuzhiyun 						((u8 *)vram_module + vram_module->v9.vram_module_size);
242*4882a593Smuzhiyun 					i++;
243*4882a593Smuzhiyun 				}
244*4882a593Smuzhiyun 				mem_type = vram_module->v9.memory_type;
245*4882a593Smuzhiyun 				if (vram_type)
246*4882a593Smuzhiyun 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
247*4882a593Smuzhiyun 				mem_channel_number = vram_module->v9.channel_num;
248*4882a593Smuzhiyun 				mem_channel_width = vram_module->v9.channel_width;
249*4882a593Smuzhiyun 				if (vram_width)
250*4882a593Smuzhiyun 					*vram_width = mem_channel_number * (1 << mem_channel_width);
251*4882a593Smuzhiyun 				mem_vendor = (vram_module->v9.vender_rev_id) & 0xF;
252*4882a593Smuzhiyun 				if (vram_vendor)
253*4882a593Smuzhiyun 					*vram_vendor = mem_vendor;
254*4882a593Smuzhiyun 				break;
255*4882a593Smuzhiyun 			case 4:
256*4882a593Smuzhiyun 				if (module_id > vram_info->v24.vram_module_num)
257*4882a593Smuzhiyun 					module_id = 0;
258*4882a593Smuzhiyun 				vram_module = (union vram_module *)vram_info->v24.vram_module;
259*4882a593Smuzhiyun 				while (i < module_id) {
260*4882a593Smuzhiyun 					vram_module = (union vram_module *)
261*4882a593Smuzhiyun 						((u8 *)vram_module + vram_module->v10.vram_module_size);
262*4882a593Smuzhiyun 					i++;
263*4882a593Smuzhiyun 				}
264*4882a593Smuzhiyun 				mem_type = vram_module->v10.memory_type;
265*4882a593Smuzhiyun 				if (vram_type)
266*4882a593Smuzhiyun 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
267*4882a593Smuzhiyun 				mem_channel_number = vram_module->v10.channel_num;
268*4882a593Smuzhiyun 				mem_channel_width = vram_module->v10.channel_width;
269*4882a593Smuzhiyun 				if (vram_width)
270*4882a593Smuzhiyun 					*vram_width = mem_channel_number * (1 << mem_channel_width);
271*4882a593Smuzhiyun 				mem_vendor = (vram_module->v10.vender_rev_id) & 0xF;
272*4882a593Smuzhiyun 				if (vram_vendor)
273*4882a593Smuzhiyun 					*vram_vendor = mem_vendor;
274*4882a593Smuzhiyun 				break;
275*4882a593Smuzhiyun 			case 5:
276*4882a593Smuzhiyun 				if (module_id > vram_info->v25.vram_module_num)
277*4882a593Smuzhiyun 					module_id = 0;
278*4882a593Smuzhiyun 				vram_module = (union vram_module *)vram_info->v25.vram_module;
279*4882a593Smuzhiyun 				while (i < module_id) {
280*4882a593Smuzhiyun 					vram_module = (union vram_module *)
281*4882a593Smuzhiyun 						((u8 *)vram_module + vram_module->v11.vram_module_size);
282*4882a593Smuzhiyun 					i++;
283*4882a593Smuzhiyun 				}
284*4882a593Smuzhiyun 				mem_type = vram_module->v11.memory_type;
285*4882a593Smuzhiyun 				if (vram_type)
286*4882a593Smuzhiyun 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
287*4882a593Smuzhiyun 				mem_channel_number = vram_module->v11.channel_num;
288*4882a593Smuzhiyun 				mem_channel_width = vram_module->v11.channel_width;
289*4882a593Smuzhiyun 				if (vram_width)
290*4882a593Smuzhiyun 					*vram_width = mem_channel_number * (1 << mem_channel_width);
291*4882a593Smuzhiyun 				mem_vendor = (vram_module->v11.vender_rev_id) & 0xF;
292*4882a593Smuzhiyun 				if (vram_vendor)
293*4882a593Smuzhiyun 					*vram_vendor = mem_vendor;
294*4882a593Smuzhiyun 				break;
295*4882a593Smuzhiyun 			default:
296*4882a593Smuzhiyun 				return -EINVAL;
297*4882a593Smuzhiyun 			}
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun  * Return true if vbios enabled ecc by default, if umc info table is available
307*4882a593Smuzhiyun  * or false if ecc is not enabled or umc info table is not available
308*4882a593Smuzhiyun  */
amdgpu_atomfirmware_mem_ecc_supported(struct amdgpu_device * adev)309*4882a593Smuzhiyun bool amdgpu_atomfirmware_mem_ecc_supported(struct amdgpu_device *adev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
312*4882a593Smuzhiyun 	int index;
313*4882a593Smuzhiyun 	u16 data_offset, size;
314*4882a593Smuzhiyun 	union umc_info *umc_info;
315*4882a593Smuzhiyun 	u8 frev, crev;
316*4882a593Smuzhiyun 	bool ecc_default_enabled = false;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
319*4882a593Smuzhiyun 			umc_info);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context,
322*4882a593Smuzhiyun 				index, &size, &frev, &crev, &data_offset)) {
323*4882a593Smuzhiyun 		/* support umc_info 3.1+ */
324*4882a593Smuzhiyun 		if ((frev == 3 && crev >= 1) || (frev > 3)) {
325*4882a593Smuzhiyun 			umc_info = (union umc_info *)
326*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset);
327*4882a593Smuzhiyun 			ecc_default_enabled =
328*4882a593Smuzhiyun 				(le32_to_cpu(umc_info->v31.umc_config) &
329*4882a593Smuzhiyun 				 UMC_CONFIG__DEFAULT_MEM_ECC_ENABLE) ? true : false;
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return ecc_default_enabled;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun union firmware_info {
337*4882a593Smuzhiyun 	struct atom_firmware_info_v3_1 v31;
338*4882a593Smuzhiyun 	struct atom_firmware_info_v3_2 v32;
339*4882a593Smuzhiyun 	struct atom_firmware_info_v3_3 v33;
340*4882a593Smuzhiyun 	struct atom_firmware_info_v3_4 v34;
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun  * Return true if vbios supports sram ecc or false if not
345*4882a593Smuzhiyun  */
amdgpu_atomfirmware_sram_ecc_supported(struct amdgpu_device * adev)346*4882a593Smuzhiyun bool amdgpu_atomfirmware_sram_ecc_supported(struct amdgpu_device *adev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
349*4882a593Smuzhiyun 	int index;
350*4882a593Smuzhiyun 	u16 data_offset, size;
351*4882a593Smuzhiyun 	union firmware_info *firmware_info;
352*4882a593Smuzhiyun 	u8 frev, crev;
353*4882a593Smuzhiyun 	bool sram_ecc_supported = false;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
356*4882a593Smuzhiyun 			firmwareinfo);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context,
359*4882a593Smuzhiyun 				index, &size, &frev, &crev, &data_offset)) {
360*4882a593Smuzhiyun 		/* support firmware_info 3.1 + */
361*4882a593Smuzhiyun 		if ((frev == 3 && crev >=1) || (frev > 3)) {
362*4882a593Smuzhiyun 			firmware_info = (union firmware_info *)
363*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset);
364*4882a593Smuzhiyun 			sram_ecc_supported =
365*4882a593Smuzhiyun 				(le32_to_cpu(firmware_info->v31.firmware_capability) &
366*4882a593Smuzhiyun 				 ATOM_FIRMWARE_CAP_SRAM_ECC) ? true : false;
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return sram_ecc_supported;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun union smu_info {
374*4882a593Smuzhiyun 	struct atom_smu_info_v3_1 v31;
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
amdgpu_atomfirmware_get_clock_info(struct amdgpu_device * adev)377*4882a593Smuzhiyun int amdgpu_atomfirmware_get_clock_info(struct amdgpu_device *adev)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
380*4882a593Smuzhiyun 	struct amdgpu_pll *spll = &adev->clock.spll;
381*4882a593Smuzhiyun 	struct amdgpu_pll *mpll = &adev->clock.mpll;
382*4882a593Smuzhiyun 	uint8_t frev, crev;
383*4882a593Smuzhiyun 	uint16_t data_offset;
384*4882a593Smuzhiyun 	int ret = -EINVAL, index;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
387*4882a593Smuzhiyun 					    firmwareinfo);
388*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
389*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
390*4882a593Smuzhiyun 		union firmware_info *firmware_info =
391*4882a593Smuzhiyun 			(union firmware_info *)(mode_info->atom_context->bios +
392*4882a593Smuzhiyun 						data_offset);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		adev->clock.default_sclk =
395*4882a593Smuzhiyun 			le32_to_cpu(firmware_info->v31.bootup_sclk_in10khz);
396*4882a593Smuzhiyun 		adev->clock.default_mclk =
397*4882a593Smuzhiyun 			le32_to_cpu(firmware_info->v31.bootup_mclk_in10khz);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		adev->pm.current_sclk = adev->clock.default_sclk;
400*4882a593Smuzhiyun 		adev->pm.current_mclk = adev->clock.default_mclk;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		/* not technically a clock, but... */
403*4882a593Smuzhiyun 		adev->mode_info.firmware_flags =
404*4882a593Smuzhiyun 			le32_to_cpu(firmware_info->v31.firmware_capability);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		ret = 0;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
410*4882a593Smuzhiyun 					    smu_info);
411*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
412*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
413*4882a593Smuzhiyun 		union smu_info *smu_info =
414*4882a593Smuzhiyun 			(union smu_info *)(mode_info->atom_context->bios +
415*4882a593Smuzhiyun 					   data_offset);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		/* system clock */
418*4882a593Smuzhiyun 		spll->reference_freq = le32_to_cpu(smu_info->v31.core_refclk_10khz);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		spll->reference_div = 0;
421*4882a593Smuzhiyun 		spll->min_post_div = 1;
422*4882a593Smuzhiyun 		spll->max_post_div = 1;
423*4882a593Smuzhiyun 		spll->min_ref_div = 2;
424*4882a593Smuzhiyun 		spll->max_ref_div = 0xff;
425*4882a593Smuzhiyun 		spll->min_feedback_div = 4;
426*4882a593Smuzhiyun 		spll->max_feedback_div = 0xff;
427*4882a593Smuzhiyun 		spll->best_vco = 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		ret = 0;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
433*4882a593Smuzhiyun 					    umc_info);
434*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
435*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
436*4882a593Smuzhiyun 		union umc_info *umc_info =
437*4882a593Smuzhiyun 			(union umc_info *)(mode_info->atom_context->bios +
438*4882a593Smuzhiyun 					   data_offset);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		/* memory clock */
441*4882a593Smuzhiyun 		mpll->reference_freq = le32_to_cpu(umc_info->v31.mem_refclk_10khz);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		mpll->reference_div = 0;
444*4882a593Smuzhiyun 		mpll->min_post_div = 1;
445*4882a593Smuzhiyun 		mpll->max_post_div = 1;
446*4882a593Smuzhiyun 		mpll->min_ref_div = 2;
447*4882a593Smuzhiyun 		mpll->max_ref_div = 0xff;
448*4882a593Smuzhiyun 		mpll->min_feedback_div = 4;
449*4882a593Smuzhiyun 		mpll->max_feedback_div = 0xff;
450*4882a593Smuzhiyun 		mpll->best_vco = 0;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		ret = 0;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return ret;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun union gfx_info {
459*4882a593Smuzhiyun 	struct  atom_gfx_info_v2_4 v24;
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device * adev)462*4882a593Smuzhiyun int amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device *adev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
465*4882a593Smuzhiyun 	int index;
466*4882a593Smuzhiyun 	uint8_t frev, crev;
467*4882a593Smuzhiyun 	uint16_t data_offset;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
470*4882a593Smuzhiyun 					    gfx_info);
471*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
472*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
473*4882a593Smuzhiyun 		union gfx_info *gfx_info = (union gfx_info *)
474*4882a593Smuzhiyun 			(mode_info->atom_context->bios + data_offset);
475*4882a593Smuzhiyun 		switch (crev) {
476*4882a593Smuzhiyun 		case 4:
477*4882a593Smuzhiyun 			adev->gfx.config.max_shader_engines = gfx_info->v24.max_shader_engines;
478*4882a593Smuzhiyun 			adev->gfx.config.max_cu_per_sh = gfx_info->v24.max_cu_per_sh;
479*4882a593Smuzhiyun 			adev->gfx.config.max_sh_per_se = gfx_info->v24.max_sh_per_se;
480*4882a593Smuzhiyun 			adev->gfx.config.max_backends_per_se = gfx_info->v24.max_backends_per_se;
481*4882a593Smuzhiyun 			adev->gfx.config.max_texture_channel_caches = gfx_info->v24.max_texture_channel_caches;
482*4882a593Smuzhiyun 			adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v24.gc_num_gprs);
483*4882a593Smuzhiyun 			adev->gfx.config.max_gs_threads = gfx_info->v24.gc_num_max_gs_thds;
484*4882a593Smuzhiyun 			adev->gfx.config.gs_vgt_table_depth = gfx_info->v24.gc_gs_table_depth;
485*4882a593Smuzhiyun 			adev->gfx.config.gs_prim_buffer_depth =
486*4882a593Smuzhiyun 				le16_to_cpu(gfx_info->v24.gc_gsprim_buff_depth);
487*4882a593Smuzhiyun 			adev->gfx.config.double_offchip_lds_buf =
488*4882a593Smuzhiyun 				gfx_info->v24.gc_double_offchip_lds_buffer;
489*4882a593Smuzhiyun 			adev->gfx.cu_info.wave_front_size = le16_to_cpu(gfx_info->v24.gc_wave_size);
490*4882a593Smuzhiyun 			adev->gfx.cu_info.max_waves_per_simd = le16_to_cpu(gfx_info->v24.gc_max_waves_per_simd);
491*4882a593Smuzhiyun 			adev->gfx.cu_info.max_scratch_slots_per_cu = gfx_info->v24.gc_max_scratch_slots_per_cu;
492*4882a593Smuzhiyun 			adev->gfx.cu_info.lds_size = le16_to_cpu(gfx_info->v24.gc_lds_size);
493*4882a593Smuzhiyun 			return 0;
494*4882a593Smuzhiyun 		default:
495*4882a593Smuzhiyun 			return -EINVAL;
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 	return -EINVAL;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun  * Check if VBIOS supports GDDR6 training data save/restore
504*4882a593Smuzhiyun  */
gddr6_mem_train_vbios_support(struct amdgpu_device * adev)505*4882a593Smuzhiyun static bool gddr6_mem_train_vbios_support(struct amdgpu_device *adev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	uint16_t data_offset;
508*4882a593Smuzhiyun 	int index;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
511*4882a593Smuzhiyun 					    firmwareinfo);
512*4882a593Smuzhiyun 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
513*4882a593Smuzhiyun 					  NULL, NULL, &data_offset)) {
514*4882a593Smuzhiyun 		struct atom_firmware_info_v3_1 *firmware_info =
515*4882a593Smuzhiyun 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
516*4882a593Smuzhiyun 							   data_offset);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		DRM_DEBUG("atom firmware capability:0x%08x.\n",
519*4882a593Smuzhiyun 			  le32_to_cpu(firmware_info->firmware_capability));
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		if (le32_to_cpu(firmware_info->firmware_capability) &
522*4882a593Smuzhiyun 		    ATOM_FIRMWARE_CAP_ENABLE_2STAGE_BIST_TRAINING)
523*4882a593Smuzhiyun 			return true;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return false;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
amdgpu_mem_train_support(struct amdgpu_device * adev)529*4882a593Smuzhiyun int amdgpu_mem_train_support(struct amdgpu_device *adev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	int ret;
532*4882a593Smuzhiyun 	uint32_t major, minor, revision, hw_v;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	if (gddr6_mem_train_vbios_support(adev)) {
535*4882a593Smuzhiyun 		amdgpu_discovery_get_ip_version(adev, MP0_HWID, &major, &minor, &revision);
536*4882a593Smuzhiyun 		hw_v = HW_REV(major, minor, revision);
537*4882a593Smuzhiyun 		/*
538*4882a593Smuzhiyun 		 * treat 0 revision as a special case since register for MP0 and MMHUB is missing
539*4882a593Smuzhiyun 		 * for some Navi10 A0, preventing driver from discovering the hwip information since
540*4882a593Smuzhiyun 		 * none of the functions will be initialized, it should not cause any problems
541*4882a593Smuzhiyun 		 */
542*4882a593Smuzhiyun 		switch (hw_v) {
543*4882a593Smuzhiyun 		case HW_REV(11, 0, 0):
544*4882a593Smuzhiyun 		case HW_REV(11, 0, 5):
545*4882a593Smuzhiyun 		case HW_REV(11, 0, 7):
546*4882a593Smuzhiyun 		case HW_REV(11, 0, 11):
547*4882a593Smuzhiyun 			ret = 1;
548*4882a593Smuzhiyun 			break;
549*4882a593Smuzhiyun 		default:
550*4882a593Smuzhiyun 			DRM_ERROR("memory training vbios supports but psp hw(%08x)"
551*4882a593Smuzhiyun 				  " doesn't support!\n", hw_v);
552*4882a593Smuzhiyun 			ret = -1;
553*4882a593Smuzhiyun 			break;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	} else {
556*4882a593Smuzhiyun 		ret = 0;
557*4882a593Smuzhiyun 		hw_v = -1;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	DRM_DEBUG("mp0 hw_v %08x, ret:%d.\n", hw_v, ret);
562*4882a593Smuzhiyun 	return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
amdgpu_atomfirmware_get_fw_reserved_fb_size(struct amdgpu_device * adev)565*4882a593Smuzhiyun int amdgpu_atomfirmware_get_fw_reserved_fb_size(struct amdgpu_device *adev)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct atom_context *ctx = adev->mode_info.atom_context;
568*4882a593Smuzhiyun 	union firmware_info *firmware_info;
569*4882a593Smuzhiyun 	int index;
570*4882a593Smuzhiyun 	u16 data_offset, size;
571*4882a593Smuzhiyun 	u8 frev, crev;
572*4882a593Smuzhiyun 	int fw_reserved_fb_size;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
575*4882a593Smuzhiyun 			firmwareinfo);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (!amdgpu_atom_parse_data_header(ctx, index, &size,
578*4882a593Smuzhiyun 				&frev, &crev, &data_offset))
579*4882a593Smuzhiyun 		/* fail to parse data_header */
580*4882a593Smuzhiyun 		return 0;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	firmware_info = (union firmware_info *)(ctx->bios + data_offset);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (frev !=3)
585*4882a593Smuzhiyun 		return -EINVAL;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	switch (crev) {
588*4882a593Smuzhiyun 	case 4:
589*4882a593Smuzhiyun 		fw_reserved_fb_size =
590*4882a593Smuzhiyun 			(firmware_info->v34.fw_reserved_size_in_kb << 10);
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	default:
593*4882a593Smuzhiyun 		fw_reserved_fb_size = 0;
594*4882a593Smuzhiyun 		break;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return fw_reserved_fb_size;
598*4882a593Smuzhiyun }
599