xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* amdgpu_amdkfd.h defines the private interface between amdgpu and amdkfd. */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifndef AMDGPU_AMDKFD_H_INCLUDED
26*4882a593Smuzhiyun #define AMDGPU_AMDKFD_H_INCLUDED
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun #include <linux/mm.h>
30*4882a593Smuzhiyun #include <linux/kthread.h>
31*4882a593Smuzhiyun #include <linux/workqueue.h>
32*4882a593Smuzhiyun #include <kgd_kfd_interface.h>
33*4882a593Smuzhiyun #include <drm/ttm/ttm_execbuf_util.h>
34*4882a593Smuzhiyun #include "amdgpu_sync.h"
35*4882a593Smuzhiyun #include "amdgpu_vm.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun extern uint64_t amdgpu_amdkfd_total_mem_size;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct amdgpu_device;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct kfd_bo_va_list {
42*4882a593Smuzhiyun 	struct list_head bo_list;
43*4882a593Smuzhiyun 	struct amdgpu_bo_va *bo_va;
44*4882a593Smuzhiyun 	void *kgd_dev;
45*4882a593Smuzhiyun 	bool is_mapped;
46*4882a593Smuzhiyun 	uint64_t va;
47*4882a593Smuzhiyun 	uint64_t pte_flags;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct kgd_mem {
51*4882a593Smuzhiyun 	struct mutex lock;
52*4882a593Smuzhiyun 	struct amdgpu_bo *bo;
53*4882a593Smuzhiyun 	struct list_head bo_va_list;
54*4882a593Smuzhiyun 	/* protected by amdkfd_process_info.lock */
55*4882a593Smuzhiyun 	struct ttm_validate_buffer validate_list;
56*4882a593Smuzhiyun 	struct ttm_validate_buffer resv_list;
57*4882a593Smuzhiyun 	uint32_t domain;
58*4882a593Smuzhiyun 	unsigned int mapped_to_gpu_memory;
59*4882a593Smuzhiyun 	uint64_t va;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	uint32_t alloc_flags;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	atomic_t invalid;
64*4882a593Smuzhiyun 	struct amdkfd_process_info *process_info;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	struct amdgpu_sync sync;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	bool aql_queue;
69*4882a593Smuzhiyun 	bool is_imported;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* KFD Memory Eviction */
73*4882a593Smuzhiyun struct amdgpu_amdkfd_fence {
74*4882a593Smuzhiyun 	struct dma_fence base;
75*4882a593Smuzhiyun 	struct mm_struct *mm;
76*4882a593Smuzhiyun 	spinlock_t lock;
77*4882a593Smuzhiyun 	char timeline_name[TASK_COMM_LEN];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct amdgpu_kfd_dev {
81*4882a593Smuzhiyun 	struct kfd_dev *dev;
82*4882a593Smuzhiyun 	uint64_t vram_used;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum kgd_engine_type {
86*4882a593Smuzhiyun 	KGD_ENGINE_PFP = 1,
87*4882a593Smuzhiyun 	KGD_ENGINE_ME,
88*4882a593Smuzhiyun 	KGD_ENGINE_CE,
89*4882a593Smuzhiyun 	KGD_ENGINE_MEC1,
90*4882a593Smuzhiyun 	KGD_ENGINE_MEC2,
91*4882a593Smuzhiyun 	KGD_ENGINE_RLC,
92*4882a593Smuzhiyun 	KGD_ENGINE_SDMA1,
93*4882a593Smuzhiyun 	KGD_ENGINE_SDMA2,
94*4882a593Smuzhiyun 	KGD_ENGINE_MAX
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct amdkfd_process_info {
99*4882a593Smuzhiyun 	/* List head of all VMs that belong to a KFD process */
100*4882a593Smuzhiyun 	struct list_head vm_list_head;
101*4882a593Smuzhiyun 	/* List head for all KFD BOs that belong to a KFD process. */
102*4882a593Smuzhiyun 	struct list_head kfd_bo_list;
103*4882a593Smuzhiyun 	/* List of userptr BOs that are valid or invalid */
104*4882a593Smuzhiyun 	struct list_head userptr_valid_list;
105*4882a593Smuzhiyun 	struct list_head userptr_inval_list;
106*4882a593Smuzhiyun 	/* Lock to protect kfd_bo_list */
107*4882a593Smuzhiyun 	struct mutex lock;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Number of VMs */
110*4882a593Smuzhiyun 	unsigned int n_vms;
111*4882a593Smuzhiyun 	/* Eviction Fence */
112*4882a593Smuzhiyun 	struct amdgpu_amdkfd_fence *eviction_fence;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* MMU-notifier related fields */
115*4882a593Smuzhiyun 	atomic_t evicted_bos;
116*4882a593Smuzhiyun 	struct delayed_work restore_userptr_work;
117*4882a593Smuzhiyun 	struct pid *pid;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun int amdgpu_amdkfd_init(void);
121*4882a593Smuzhiyun void amdgpu_amdkfd_fini(void);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun void amdgpu_amdkfd_suspend(struct amdgpu_device *adev, bool run_pm);
124*4882a593Smuzhiyun int amdgpu_amdkfd_resume_iommu(struct amdgpu_device *adev);
125*4882a593Smuzhiyun int amdgpu_amdkfd_resume(struct amdgpu_device *adev, bool run_pm);
126*4882a593Smuzhiyun void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
127*4882a593Smuzhiyun 			const void *ih_ring_entry);
128*4882a593Smuzhiyun void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev);
129*4882a593Smuzhiyun void amdgpu_amdkfd_device_init(struct amdgpu_device *adev);
130*4882a593Smuzhiyun void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev);
131*4882a593Smuzhiyun int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
132*4882a593Smuzhiyun 				uint32_t vmid, uint64_t gpu_addr,
133*4882a593Smuzhiyun 				uint32_t *ib_cmd, uint32_t ib_len);
134*4882a593Smuzhiyun void amdgpu_amdkfd_set_compute_idle(struct kgd_dev *kgd, bool idle);
135*4882a593Smuzhiyun bool amdgpu_amdkfd_have_atomics_support(struct kgd_dev *kgd);
136*4882a593Smuzhiyun int amdgpu_amdkfd_flush_gpu_tlb_vmid(struct kgd_dev *kgd, uint16_t vmid);
137*4882a593Smuzhiyun int amdgpu_amdkfd_flush_gpu_tlb_pasid(struct kgd_dev *kgd, uint16_t pasid);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun int amdgpu_amdkfd_pre_reset(struct amdgpu_device *adev);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun int amdgpu_amdkfd_post_reset(struct amdgpu_device *adev);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun void amdgpu_amdkfd_gpu_reset(struct kgd_dev *kgd);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun int amdgpu_queue_mask_bit_to_set_resource_bit(struct amdgpu_device *adev,
148*4882a593Smuzhiyun 					int queue_bit);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct amdgpu_amdkfd_fence *amdgpu_amdkfd_fence_create(u64 context,
151*4882a593Smuzhiyun 								struct mm_struct *mm);
152*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HSA_AMD)
153*4882a593Smuzhiyun bool amdkfd_fence_check_mm(struct dma_fence *f, struct mm_struct *mm);
154*4882a593Smuzhiyun struct amdgpu_amdkfd_fence *to_amdgpu_amdkfd_fence(struct dma_fence *f);
155*4882a593Smuzhiyun int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo);
156*4882a593Smuzhiyun int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem, struct mm_struct *mm);
157*4882a593Smuzhiyun #else
158*4882a593Smuzhiyun static inline
amdkfd_fence_check_mm(struct dma_fence * f,struct mm_struct * mm)159*4882a593Smuzhiyun bool amdkfd_fence_check_mm(struct dma_fence *f, struct mm_struct *mm)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	return false;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static inline
to_amdgpu_amdkfd_fence(struct dma_fence * f)165*4882a593Smuzhiyun struct amdgpu_amdkfd_fence *to_amdgpu_amdkfd_fence(struct dma_fence *f)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	return NULL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static inline
amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo * bo)171*4882a593Smuzhiyun int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static inline
amdgpu_amdkfd_evict_userptr(struct kgd_mem * mem,struct mm_struct * mm)177*4882a593Smuzhiyun int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem, struct mm_struct *mm)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun /* Shared API */
183*4882a593Smuzhiyun int amdgpu_amdkfd_alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
184*4882a593Smuzhiyun 				void **mem_obj, uint64_t *gpu_addr,
185*4882a593Smuzhiyun 				void **cpu_ptr, bool mqd_gfx9);
186*4882a593Smuzhiyun void amdgpu_amdkfd_free_gtt_mem(struct kgd_dev *kgd, void *mem_obj);
187*4882a593Smuzhiyun int amdgpu_amdkfd_alloc_gws(struct kgd_dev *kgd, size_t size, void **mem_obj);
188*4882a593Smuzhiyun void amdgpu_amdkfd_free_gws(struct kgd_dev *kgd, void *mem_obj);
189*4882a593Smuzhiyun int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem);
190*4882a593Smuzhiyun int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem);
191*4882a593Smuzhiyun uint32_t amdgpu_amdkfd_get_fw_version(struct kgd_dev *kgd,
192*4882a593Smuzhiyun 				      enum kgd_engine_type type);
193*4882a593Smuzhiyun void amdgpu_amdkfd_get_local_mem_info(struct kgd_dev *kgd,
194*4882a593Smuzhiyun 				      struct kfd_local_mem_info *mem_info);
195*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_get_gpu_clock_counter(struct kgd_dev *kgd);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun uint32_t amdgpu_amdkfd_get_max_engine_clock_in_mhz(struct kgd_dev *kgd);
198*4882a593Smuzhiyun void amdgpu_amdkfd_get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info);
199*4882a593Smuzhiyun int amdgpu_amdkfd_get_dmabuf_info(struct kgd_dev *kgd, int dma_buf_fd,
200*4882a593Smuzhiyun 				  struct kgd_dev **dmabuf_kgd,
201*4882a593Smuzhiyun 				  uint64_t *bo_size, void *metadata_buffer,
202*4882a593Smuzhiyun 				  size_t buffer_size, uint32_t *metadata_size,
203*4882a593Smuzhiyun 				  uint32_t *flags);
204*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd);
205*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_get_hive_id(struct kgd_dev *kgd);
206*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_get_unique_id(struct kgd_dev *kgd);
207*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_get_mmio_remap_phys_addr(struct kgd_dev *kgd);
208*4882a593Smuzhiyun uint32_t amdgpu_amdkfd_get_num_gws(struct kgd_dev *kgd);
209*4882a593Smuzhiyun uint32_t amdgpu_amdkfd_get_asic_rev_id(struct kgd_dev *kgd);
210*4882a593Smuzhiyun int amdgpu_amdkfd_get_noretry(struct kgd_dev *kgd);
211*4882a593Smuzhiyun uint8_t amdgpu_amdkfd_get_xgmi_hops_count(struct kgd_dev *dst, struct kgd_dev *src);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* Read user wptr from a specified user address space with page fault
214*4882a593Smuzhiyun  * disabled. The memory must be pinned and mapped to the hardware when
215*4882a593Smuzhiyun  * this is called in hqd_load functions, so it should never fault in
216*4882a593Smuzhiyun  * the first place. This resolves a circular lock dependency involving
217*4882a593Smuzhiyun  * four locks, including the DQM lock and mmap_lock.
218*4882a593Smuzhiyun  */
219*4882a593Smuzhiyun #define read_user_wptr(mmptr, wptr, dst)				\
220*4882a593Smuzhiyun 	({								\
221*4882a593Smuzhiyun 		bool valid = false;					\
222*4882a593Smuzhiyun 		if ((mmptr) && (wptr)) {				\
223*4882a593Smuzhiyun 			pagefault_disable();				\
224*4882a593Smuzhiyun 			if ((mmptr) == current->mm) {			\
225*4882a593Smuzhiyun 				valid = !get_user((dst), (wptr));	\
226*4882a593Smuzhiyun 			} else if (current->flags & PF_KTHREAD) {	\
227*4882a593Smuzhiyun 				kthread_use_mm(mmptr);			\
228*4882a593Smuzhiyun 				valid = !get_user((dst), (wptr));	\
229*4882a593Smuzhiyun 				kthread_unuse_mm(mmptr);		\
230*4882a593Smuzhiyun 			}						\
231*4882a593Smuzhiyun 			pagefault_enable();				\
232*4882a593Smuzhiyun 		}							\
233*4882a593Smuzhiyun 		valid;							\
234*4882a593Smuzhiyun 	})
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* GPUVM API */
237*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_create_process_vm(struct kgd_dev *kgd, u32 pasid,
238*4882a593Smuzhiyun 					void **vm, void **process_info,
239*4882a593Smuzhiyun 					struct dma_fence **ef);
240*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct kgd_dev *kgd,
241*4882a593Smuzhiyun 					struct file *filp, u32 pasid,
242*4882a593Smuzhiyun 					void **vm, void **process_info,
243*4882a593Smuzhiyun 					struct dma_fence **ef);
244*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_destroy_process_vm(struct kgd_dev *kgd, void *vm);
245*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_release_process_vm(struct kgd_dev *kgd, void *vm);
246*4882a593Smuzhiyun uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *vm);
247*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
248*4882a593Smuzhiyun 		struct kgd_dev *kgd, uint64_t va, uint64_t size,
249*4882a593Smuzhiyun 		void *vm, struct kgd_mem **mem,
250*4882a593Smuzhiyun 		uint64_t *offset, uint32_t flags);
251*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
252*4882a593Smuzhiyun 		struct kgd_dev *kgd, struct kgd_mem *mem, uint64_t *size);
253*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
254*4882a593Smuzhiyun 		struct kgd_dev *kgd, struct kgd_mem *mem, void *vm);
255*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
256*4882a593Smuzhiyun 		struct kgd_dev *kgd, struct kgd_mem *mem, void *vm);
257*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_sync_memory(
258*4882a593Smuzhiyun 		struct kgd_dev *kgd, struct kgd_mem *mem, bool intr);
259*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_dev *kgd,
260*4882a593Smuzhiyun 		struct kgd_mem *mem, void **kptr, uint64_t *size);
261*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_restore_process_bos(void *process_info,
262*4882a593Smuzhiyun 					    struct dma_fence **ef);
263*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct kgd_dev *kgd,
264*4882a593Smuzhiyun 					      struct kfd_vm_fault_info *info);
265*4882a593Smuzhiyun int amdgpu_amdkfd_gpuvm_import_dmabuf(struct kgd_dev *kgd,
266*4882a593Smuzhiyun 				      struct dma_buf *dmabuf,
267*4882a593Smuzhiyun 				      uint64_t va, void *vm,
268*4882a593Smuzhiyun 				      struct kgd_mem **mem, uint64_t *size,
269*4882a593Smuzhiyun 				      uint64_t *mmap_offset);
270*4882a593Smuzhiyun int amdgpu_amdkfd_get_tile_config(struct kgd_dev *kgd,
271*4882a593Smuzhiyun 				struct tile_config *config);
272*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HSA_AMD)
273*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_init_mem_limits(void);
274*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
275*4882a593Smuzhiyun 				struct amdgpu_vm *vm);
276*4882a593Smuzhiyun void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo);
277*4882a593Smuzhiyun #else
278*4882a593Smuzhiyun static inline
amdgpu_amdkfd_gpuvm_init_mem_limits(void)279*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static inline
amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device * adev,struct amdgpu_vm * vm)284*4882a593Smuzhiyun void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
285*4882a593Smuzhiyun 					struct amdgpu_vm *vm)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static inline
amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo * bo)290*4882a593Smuzhiyun void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun /* KGD2KFD callbacks */
295*4882a593Smuzhiyun int kgd2kfd_quiesce_mm(struct mm_struct *mm);
296*4882a593Smuzhiyun int kgd2kfd_resume_mm(struct mm_struct *mm);
297*4882a593Smuzhiyun int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm,
298*4882a593Smuzhiyun 						struct dma_fence *fence);
299*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HSA_AMD)
300*4882a593Smuzhiyun int kgd2kfd_init(void);
301*4882a593Smuzhiyun void kgd2kfd_exit(void);
302*4882a593Smuzhiyun struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd, struct pci_dev *pdev,
303*4882a593Smuzhiyun 			      unsigned int asic_type, bool vf);
304*4882a593Smuzhiyun bool kgd2kfd_device_init(struct kfd_dev *kfd,
305*4882a593Smuzhiyun 			 struct drm_device *ddev,
306*4882a593Smuzhiyun 			 const struct kgd2kfd_shared_resources *gpu_resources);
307*4882a593Smuzhiyun void kgd2kfd_device_exit(struct kfd_dev *kfd);
308*4882a593Smuzhiyun void kgd2kfd_suspend(struct kfd_dev *kfd, bool run_pm);
309*4882a593Smuzhiyun int kgd2kfd_resume_iommu(struct kfd_dev *kfd);
310*4882a593Smuzhiyun int kgd2kfd_resume(struct kfd_dev *kfd, bool run_pm);
311*4882a593Smuzhiyun int kgd2kfd_pre_reset(struct kfd_dev *kfd);
312*4882a593Smuzhiyun int kgd2kfd_post_reset(struct kfd_dev *kfd);
313*4882a593Smuzhiyun void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry);
314*4882a593Smuzhiyun void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd);
315*4882a593Smuzhiyun void kgd2kfd_smi_event_throttle(struct kfd_dev *kfd, uint32_t throttle_bitmask);
316*4882a593Smuzhiyun #else
kgd2kfd_init(void)317*4882a593Smuzhiyun static inline int kgd2kfd_init(void)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	return -ENOENT;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
kgd2kfd_exit(void)322*4882a593Smuzhiyun static inline void kgd2kfd_exit(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static inline
kgd2kfd_probe(struct kgd_dev * kgd,struct pci_dev * pdev,unsigned int asic_type,bool vf)327*4882a593Smuzhiyun struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd, struct pci_dev *pdev,
328*4882a593Smuzhiyun 					unsigned int asic_type, bool vf)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	return NULL;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static inline
kgd2kfd_device_init(struct kfd_dev * kfd,struct drm_device * ddev,const struct kgd2kfd_shared_resources * gpu_resources)334*4882a593Smuzhiyun bool kgd2kfd_device_init(struct kfd_dev *kfd, struct drm_device *ddev,
335*4882a593Smuzhiyun 				const struct kgd2kfd_shared_resources *gpu_resources)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	return false;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
kgd2kfd_device_exit(struct kfd_dev * kfd)340*4882a593Smuzhiyun static inline void kgd2kfd_device_exit(struct kfd_dev *kfd)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
kgd2kfd_suspend(struct kfd_dev * kfd,bool run_pm)344*4882a593Smuzhiyun static inline void kgd2kfd_suspend(struct kfd_dev *kfd, bool run_pm)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
kgd2kfd_resume_iommu(struct kfd_dev * kfd)348*4882a593Smuzhiyun static int __maybe_unused kgd2kfd_resume_iommu(struct kfd_dev *kfd)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
kgd2kfd_resume(struct kfd_dev * kfd,bool run_pm)353*4882a593Smuzhiyun static inline int kgd2kfd_resume(struct kfd_dev *kfd, bool run_pm)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
kgd2kfd_pre_reset(struct kfd_dev * kfd)358*4882a593Smuzhiyun static inline int kgd2kfd_pre_reset(struct kfd_dev *kfd)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
kgd2kfd_post_reset(struct kfd_dev * kfd)363*4882a593Smuzhiyun static inline int kgd2kfd_post_reset(struct kfd_dev *kfd)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static inline
kgd2kfd_interrupt(struct kfd_dev * kfd,const void * ih_ring_entry)369*4882a593Smuzhiyun void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static inline
kgd2kfd_set_sram_ecc_flag(struct kfd_dev * kfd)374*4882a593Smuzhiyun void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static inline
kgd2kfd_smi_event_throttle(struct kfd_dev * kfd,uint32_t throttle_bitmask)379*4882a593Smuzhiyun void kgd2kfd_smi_event_throttle(struct kfd_dev *kfd, uint32_t throttle_bitmask)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun #endif
383*4882a593Smuzhiyun #endif /* AMDGPU_AMDKFD_H_INCLUDED */
384