xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #ifndef __AMDGPU_H__
29*4882a593Smuzhiyun #define __AMDGPU_H__
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifdef pr_fmt
32*4882a593Smuzhiyun #undef pr_fmt
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define pr_fmt(fmt) "amdgpu: " fmt
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef dev_fmt
38*4882a593Smuzhiyun #undef dev_fmt
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define dev_fmt(fmt) "amdgpu: " fmt
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include "amdgpu_ctx.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include <linux/atomic.h>
46*4882a593Smuzhiyun #include <linux/wait.h>
47*4882a593Smuzhiyun #include <linux/list.h>
48*4882a593Smuzhiyun #include <linux/kref.h>
49*4882a593Smuzhiyun #include <linux/rbtree.h>
50*4882a593Smuzhiyun #include <linux/hashtable.h>
51*4882a593Smuzhiyun #include <linux/dma-fence.h>
52*4882a593Smuzhiyun #include <linux/pci.h>
53*4882a593Smuzhiyun #include <linux/aer.h>
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_api.h>
56*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_driver.h>
57*4882a593Smuzhiyun #include <drm/ttm/ttm_placement.h>
58*4882a593Smuzhiyun #include <drm/ttm/ttm_module.h>
59*4882a593Smuzhiyun #include <drm/ttm/ttm_execbuf_util.h>
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #include <drm/amdgpu_drm.h>
62*4882a593Smuzhiyun #include <drm/drm_gem.h>
63*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
64*4882a593Smuzhiyun #include <drm/gpu_scheduler.h>
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #include <kgd_kfd_interface.h>
67*4882a593Smuzhiyun #include "dm_pp_interface.h"
68*4882a593Smuzhiyun #include "kgd_pp_interface.h"
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #include "amd_shared.h"
71*4882a593Smuzhiyun #include "amdgpu_mode.h"
72*4882a593Smuzhiyun #include "amdgpu_ih.h"
73*4882a593Smuzhiyun #include "amdgpu_irq.h"
74*4882a593Smuzhiyun #include "amdgpu_ucode.h"
75*4882a593Smuzhiyun #include "amdgpu_ttm.h"
76*4882a593Smuzhiyun #include "amdgpu_psp.h"
77*4882a593Smuzhiyun #include "amdgpu_gds.h"
78*4882a593Smuzhiyun #include "amdgpu_sync.h"
79*4882a593Smuzhiyun #include "amdgpu_ring.h"
80*4882a593Smuzhiyun #include "amdgpu_vm.h"
81*4882a593Smuzhiyun #include "amdgpu_dpm.h"
82*4882a593Smuzhiyun #include "amdgpu_acp.h"
83*4882a593Smuzhiyun #include "amdgpu_uvd.h"
84*4882a593Smuzhiyun #include "amdgpu_vce.h"
85*4882a593Smuzhiyun #include "amdgpu_vcn.h"
86*4882a593Smuzhiyun #include "amdgpu_jpeg.h"
87*4882a593Smuzhiyun #include "amdgpu_mn.h"
88*4882a593Smuzhiyun #include "amdgpu_gmc.h"
89*4882a593Smuzhiyun #include "amdgpu_gfx.h"
90*4882a593Smuzhiyun #include "amdgpu_sdma.h"
91*4882a593Smuzhiyun #include "amdgpu_nbio.h"
92*4882a593Smuzhiyun #include "amdgpu_dm.h"
93*4882a593Smuzhiyun #include "amdgpu_virt.h"
94*4882a593Smuzhiyun #include "amdgpu_csa.h"
95*4882a593Smuzhiyun #include "amdgpu_gart.h"
96*4882a593Smuzhiyun #include "amdgpu_debugfs.h"
97*4882a593Smuzhiyun #include "amdgpu_job.h"
98*4882a593Smuzhiyun #include "amdgpu_bo_list.h"
99*4882a593Smuzhiyun #include "amdgpu_gem.h"
100*4882a593Smuzhiyun #include "amdgpu_doorbell.h"
101*4882a593Smuzhiyun #include "amdgpu_amdkfd.h"
102*4882a593Smuzhiyun #include "amdgpu_smu.h"
103*4882a593Smuzhiyun #include "amdgpu_discovery.h"
104*4882a593Smuzhiyun #include "amdgpu_mes.h"
105*4882a593Smuzhiyun #include "amdgpu_umc.h"
106*4882a593Smuzhiyun #include "amdgpu_mmhub.h"
107*4882a593Smuzhiyun #include "amdgpu_gfxhub.h"
108*4882a593Smuzhiyun #include "amdgpu_df.h"
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define MAX_GPU_INSTANCE		16
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct amdgpu_gpu_instance
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct amdgpu_device		*adev;
115*4882a593Smuzhiyun 	int				mgpu_fan_enabled;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct amdgpu_mgpu_info
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
121*4882a593Smuzhiyun 	struct mutex			mutex;
122*4882a593Smuzhiyun 	uint32_t			num_gpu;
123*4882a593Smuzhiyun 	uint32_t			num_dgpu;
124*4882a593Smuzhiyun 	uint32_t			num_apu;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * Modules parameters.
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun extern int amdgpu_modeset;
133*4882a593Smuzhiyun extern int amdgpu_vram_limit;
134*4882a593Smuzhiyun extern int amdgpu_vis_vram_limit;
135*4882a593Smuzhiyun extern int amdgpu_gart_size;
136*4882a593Smuzhiyun extern int amdgpu_gtt_size;
137*4882a593Smuzhiyun extern int amdgpu_moverate;
138*4882a593Smuzhiyun extern int amdgpu_benchmarking;
139*4882a593Smuzhiyun extern int amdgpu_testing;
140*4882a593Smuzhiyun extern int amdgpu_audio;
141*4882a593Smuzhiyun extern int amdgpu_disp_priority;
142*4882a593Smuzhiyun extern int amdgpu_hw_i2c;
143*4882a593Smuzhiyun extern int amdgpu_pcie_gen2;
144*4882a593Smuzhiyun extern int amdgpu_msi;
145*4882a593Smuzhiyun extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
146*4882a593Smuzhiyun extern int amdgpu_dpm;
147*4882a593Smuzhiyun extern int amdgpu_fw_load_type;
148*4882a593Smuzhiyun extern int amdgpu_aspm;
149*4882a593Smuzhiyun extern int amdgpu_runtime_pm;
150*4882a593Smuzhiyun extern uint amdgpu_ip_block_mask;
151*4882a593Smuzhiyun extern int amdgpu_bapm;
152*4882a593Smuzhiyun extern int amdgpu_deep_color;
153*4882a593Smuzhiyun extern int amdgpu_vm_size;
154*4882a593Smuzhiyun extern int amdgpu_vm_block_size;
155*4882a593Smuzhiyun extern int amdgpu_vm_fragment_size;
156*4882a593Smuzhiyun extern int amdgpu_vm_fault_stop;
157*4882a593Smuzhiyun extern int amdgpu_vm_debug;
158*4882a593Smuzhiyun extern int amdgpu_vm_update_mode;
159*4882a593Smuzhiyun extern int amdgpu_exp_hw_support;
160*4882a593Smuzhiyun extern int amdgpu_dc;
161*4882a593Smuzhiyun extern int amdgpu_sched_jobs;
162*4882a593Smuzhiyun extern int amdgpu_sched_hw_submission;
163*4882a593Smuzhiyun extern uint amdgpu_pcie_gen_cap;
164*4882a593Smuzhiyun extern uint amdgpu_pcie_lane_cap;
165*4882a593Smuzhiyun extern uint amdgpu_cg_mask;
166*4882a593Smuzhiyun extern uint amdgpu_pg_mask;
167*4882a593Smuzhiyun extern uint amdgpu_sdma_phase_quantum;
168*4882a593Smuzhiyun extern char *amdgpu_disable_cu;
169*4882a593Smuzhiyun extern char *amdgpu_virtual_display;
170*4882a593Smuzhiyun extern uint amdgpu_pp_feature_mask;
171*4882a593Smuzhiyun extern uint amdgpu_force_long_training;
172*4882a593Smuzhiyun extern int amdgpu_job_hang_limit;
173*4882a593Smuzhiyun extern int amdgpu_lbpw;
174*4882a593Smuzhiyun extern int amdgpu_compute_multipipe;
175*4882a593Smuzhiyun extern int amdgpu_gpu_recovery;
176*4882a593Smuzhiyun extern int amdgpu_emu_mode;
177*4882a593Smuzhiyun extern uint amdgpu_smu_memory_pool_size;
178*4882a593Smuzhiyun extern uint amdgpu_dc_feature_mask;
179*4882a593Smuzhiyun extern uint amdgpu_dc_debug_mask;
180*4882a593Smuzhiyun extern uint amdgpu_dm_abm_level;
181*4882a593Smuzhiyun extern int amdgpu_backlight;
182*4882a593Smuzhiyun extern struct amdgpu_mgpu_info mgpu_info;
183*4882a593Smuzhiyun extern int amdgpu_ras_enable;
184*4882a593Smuzhiyun extern uint amdgpu_ras_mask;
185*4882a593Smuzhiyun extern int amdgpu_bad_page_threshold;
186*4882a593Smuzhiyun extern int amdgpu_async_gfx_ring;
187*4882a593Smuzhiyun extern int amdgpu_mcbp;
188*4882a593Smuzhiyun extern int amdgpu_discovery;
189*4882a593Smuzhiyun extern int amdgpu_mes;
190*4882a593Smuzhiyun extern int amdgpu_noretry;
191*4882a593Smuzhiyun extern int amdgpu_force_asic_type;
192*4882a593Smuzhiyun #ifdef CONFIG_HSA_AMD
193*4882a593Smuzhiyun extern int sched_policy;
194*4882a593Smuzhiyun extern bool debug_evictions;
195*4882a593Smuzhiyun extern bool no_system_mem_limit;
196*4882a593Smuzhiyun #else
197*4882a593Smuzhiyun static const int sched_policy = KFD_SCHED_POLICY_HWS;
198*4882a593Smuzhiyun static const bool debug_evictions; /* = false */
199*4882a593Smuzhiyun static const bool no_system_mem_limit;
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun extern int amdgpu_tmz;
203*4882a593Smuzhiyun extern int amdgpu_reset_method;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #ifdef CONFIG_DRM_AMDGPU_SI
206*4882a593Smuzhiyun extern int amdgpu_si_support;
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun #ifdef CONFIG_DRM_AMDGPU_CIK
209*4882a593Smuzhiyun extern int amdgpu_cik_support;
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun extern int amdgpu_num_kcq;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define AMDGPU_VM_MAX_NUM_CTX			4096
214*4882a593Smuzhiyun #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
215*4882a593Smuzhiyun #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
216*4882a593Smuzhiyun #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
217*4882a593Smuzhiyun #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
218*4882a593Smuzhiyun #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
219*4882a593Smuzhiyun #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
220*4882a593Smuzhiyun #define AMDGPUFB_CONN_LIMIT			4
221*4882a593Smuzhiyun #define AMDGPU_BIOS_NUM_SCRATCH			16
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* hard reset data */
226*4882a593Smuzhiyun #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* reset flags */
229*4882a593Smuzhiyun #define AMDGPU_RESET_GFX			(1 << 0)
230*4882a593Smuzhiyun #define AMDGPU_RESET_COMPUTE			(1 << 1)
231*4882a593Smuzhiyun #define AMDGPU_RESET_DMA			(1 << 2)
232*4882a593Smuzhiyun #define AMDGPU_RESET_CP				(1 << 3)
233*4882a593Smuzhiyun #define AMDGPU_RESET_GRBM			(1 << 4)
234*4882a593Smuzhiyun #define AMDGPU_RESET_DMA1			(1 << 5)
235*4882a593Smuzhiyun #define AMDGPU_RESET_RLC			(1 << 6)
236*4882a593Smuzhiyun #define AMDGPU_RESET_SEM			(1 << 7)
237*4882a593Smuzhiyun #define AMDGPU_RESET_IH				(1 << 8)
238*4882a593Smuzhiyun #define AMDGPU_RESET_VMC			(1 << 9)
239*4882a593Smuzhiyun #define AMDGPU_RESET_MC				(1 << 10)
240*4882a593Smuzhiyun #define AMDGPU_RESET_DISPLAY			(1 << 11)
241*4882a593Smuzhiyun #define AMDGPU_RESET_UVD			(1 << 12)
242*4882a593Smuzhiyun #define AMDGPU_RESET_VCE			(1 << 13)
243*4882a593Smuzhiyun #define AMDGPU_RESET_VCE1			(1 << 14)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* max cursor sizes (in pixels) */
246*4882a593Smuzhiyun #define CIK_CURSOR_WIDTH 128
247*4882a593Smuzhiyun #define CIK_CURSOR_HEIGHT 128
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun struct amdgpu_device;
250*4882a593Smuzhiyun struct amdgpu_ib;
251*4882a593Smuzhiyun struct amdgpu_cs_parser;
252*4882a593Smuzhiyun struct amdgpu_job;
253*4882a593Smuzhiyun struct amdgpu_irq_src;
254*4882a593Smuzhiyun struct amdgpu_fpriv;
255*4882a593Smuzhiyun struct amdgpu_bo_va_mapping;
256*4882a593Smuzhiyun struct amdgpu_atif;
257*4882a593Smuzhiyun struct kfd_vm_fault_info;
258*4882a593Smuzhiyun struct amdgpu_hive_info;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun enum amdgpu_cp_irq {
261*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
262*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
263*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
264*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
265*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
266*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
267*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
268*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
269*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
270*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	AMDGPU_CP_IRQ_LAST
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun enum amdgpu_thermal_irq {
276*4882a593Smuzhiyun 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
277*4882a593Smuzhiyun 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	AMDGPU_THERMAL_IRQ_LAST
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun enum amdgpu_kiq_irq {
283*4882a593Smuzhiyun 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
284*4882a593Smuzhiyun 	AMDGPU_CP_KIQ_IRQ_LAST
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun #define SRIOV_USEC_TIMEOUT  1200000 /* wait 12 * 100ms for SRIOV */
287*4882a593Smuzhiyun #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
288*4882a593Smuzhiyun #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
289*4882a593Smuzhiyun #define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun int amdgpu_device_ip_set_clockgating_state(void *dev,
292*4882a593Smuzhiyun 					   enum amd_ip_block_type block_type,
293*4882a593Smuzhiyun 					   enum amd_clockgating_state state);
294*4882a593Smuzhiyun int amdgpu_device_ip_set_powergating_state(void *dev,
295*4882a593Smuzhiyun 					   enum amd_ip_block_type block_type,
296*4882a593Smuzhiyun 					   enum amd_powergating_state state);
297*4882a593Smuzhiyun void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
298*4882a593Smuzhiyun 					    u32 *flags);
299*4882a593Smuzhiyun int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
300*4882a593Smuzhiyun 				   enum amd_ip_block_type block_type);
301*4882a593Smuzhiyun bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
302*4882a593Smuzhiyun 			      enum amd_ip_block_type block_type);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define AMDGPU_MAX_IP_NUM 16
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun struct amdgpu_ip_block_status {
307*4882a593Smuzhiyun 	bool valid;
308*4882a593Smuzhiyun 	bool sw;
309*4882a593Smuzhiyun 	bool hw;
310*4882a593Smuzhiyun 	bool late_initialized;
311*4882a593Smuzhiyun 	bool hang;
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct amdgpu_ip_block_version {
315*4882a593Smuzhiyun 	const enum amd_ip_block_type type;
316*4882a593Smuzhiyun 	const u32 major;
317*4882a593Smuzhiyun 	const u32 minor;
318*4882a593Smuzhiyun 	const u32 rev;
319*4882a593Smuzhiyun 	const struct amd_ip_funcs *funcs;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define HW_REV(_Major, _Minor, _Rev) \
323*4882a593Smuzhiyun 	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun struct amdgpu_ip_block {
326*4882a593Smuzhiyun 	struct amdgpu_ip_block_status status;
327*4882a593Smuzhiyun 	const struct amdgpu_ip_block_version *version;
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
331*4882a593Smuzhiyun 				       enum amd_ip_block_type type,
332*4882a593Smuzhiyun 				       u32 major, u32 minor);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct amdgpu_ip_block *
335*4882a593Smuzhiyun amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
336*4882a593Smuzhiyun 			      enum amd_ip_block_type type);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
339*4882a593Smuzhiyun 			       const struct amdgpu_ip_block_version *ip_block_version);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun  * BIOS.
343*4882a593Smuzhiyun  */
344*4882a593Smuzhiyun bool amdgpu_get_bios(struct amdgpu_device *adev);
345*4882a593Smuzhiyun bool amdgpu_read_bios(struct amdgpu_device *adev);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun  * Clocks
349*4882a593Smuzhiyun  */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define AMDGPU_MAX_PPLL 3
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun struct amdgpu_clock {
354*4882a593Smuzhiyun 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
355*4882a593Smuzhiyun 	struct amdgpu_pll spll;
356*4882a593Smuzhiyun 	struct amdgpu_pll mpll;
357*4882a593Smuzhiyun 	/* 10 Khz units */
358*4882a593Smuzhiyun 	uint32_t default_mclk;
359*4882a593Smuzhiyun 	uint32_t default_sclk;
360*4882a593Smuzhiyun 	uint32_t default_dispclk;
361*4882a593Smuzhiyun 	uint32_t current_dispclk;
362*4882a593Smuzhiyun 	uint32_t dp_extclk;
363*4882a593Smuzhiyun 	uint32_t max_pixel_clock;
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* sub-allocation manager, it has to be protected by another lock.
367*4882a593Smuzhiyun  * By conception this is an helper for other part of the driver
368*4882a593Smuzhiyun  * like the indirect buffer or semaphore, which both have their
369*4882a593Smuzhiyun  * locking.
370*4882a593Smuzhiyun  *
371*4882a593Smuzhiyun  * Principe is simple, we keep a list of sub allocation in offset
372*4882a593Smuzhiyun  * order (first entry has offset == 0, last entry has the highest
373*4882a593Smuzhiyun  * offset).
374*4882a593Smuzhiyun  *
375*4882a593Smuzhiyun  * When allocating new object we first check if there is room at
376*4882a593Smuzhiyun  * the end total_size - (last_object_offset + last_object_size) >=
377*4882a593Smuzhiyun  * alloc_size. If so we allocate new object there.
378*4882a593Smuzhiyun  *
379*4882a593Smuzhiyun  * When there is not enough room at the end, we start waiting for
380*4882a593Smuzhiyun  * each sub object until we reach object_offset+object_size >=
381*4882a593Smuzhiyun  * alloc_size, this object then become the sub object we return.
382*4882a593Smuzhiyun  *
383*4882a593Smuzhiyun  * Alignment can't be bigger than page size.
384*4882a593Smuzhiyun  *
385*4882a593Smuzhiyun  * Hole are not considered for allocation to keep things simple.
386*4882a593Smuzhiyun  * Assumption is that there won't be hole (all object on same
387*4882a593Smuzhiyun  * alignment).
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define AMDGPU_SA_NUM_FENCE_LISTS	32
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun struct amdgpu_sa_manager {
393*4882a593Smuzhiyun 	wait_queue_head_t	wq;
394*4882a593Smuzhiyun 	struct amdgpu_bo	*bo;
395*4882a593Smuzhiyun 	struct list_head	*hole;
396*4882a593Smuzhiyun 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
397*4882a593Smuzhiyun 	struct list_head	olist;
398*4882a593Smuzhiyun 	unsigned		size;
399*4882a593Smuzhiyun 	uint64_t		gpu_addr;
400*4882a593Smuzhiyun 	void			*cpu_ptr;
401*4882a593Smuzhiyun 	uint32_t		domain;
402*4882a593Smuzhiyun 	uint32_t		align;
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* sub-allocation buffer */
406*4882a593Smuzhiyun struct amdgpu_sa_bo {
407*4882a593Smuzhiyun 	struct list_head		olist;
408*4882a593Smuzhiyun 	struct list_head		flist;
409*4882a593Smuzhiyun 	struct amdgpu_sa_manager	*manager;
410*4882a593Smuzhiyun 	unsigned			soffset;
411*4882a593Smuzhiyun 	unsigned			eoffset;
412*4882a593Smuzhiyun 	struct dma_fence	        *fence;
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun int amdgpu_fence_slab_init(void);
416*4882a593Smuzhiyun void amdgpu_fence_slab_fini(void);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /*
419*4882a593Smuzhiyun  * IRQS.
420*4882a593Smuzhiyun  */
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun struct amdgpu_flip_work {
423*4882a593Smuzhiyun 	struct delayed_work		flip_work;
424*4882a593Smuzhiyun 	struct work_struct		unpin_work;
425*4882a593Smuzhiyun 	struct amdgpu_device		*adev;
426*4882a593Smuzhiyun 	int				crtc_id;
427*4882a593Smuzhiyun 	u32				target_vblank;
428*4882a593Smuzhiyun 	uint64_t			base;
429*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
430*4882a593Smuzhiyun 	struct amdgpu_bo		*old_abo;
431*4882a593Smuzhiyun 	struct dma_fence		*excl;
432*4882a593Smuzhiyun 	unsigned			shared_count;
433*4882a593Smuzhiyun 	struct dma_fence		**shared;
434*4882a593Smuzhiyun 	struct dma_fence_cb		cb;
435*4882a593Smuzhiyun 	bool				async;
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * CP & rings.
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun struct amdgpu_ib {
444*4882a593Smuzhiyun 	struct amdgpu_sa_bo		*sa_bo;
445*4882a593Smuzhiyun 	uint32_t			length_dw;
446*4882a593Smuzhiyun 	uint64_t			gpu_addr;
447*4882a593Smuzhiyun 	uint32_t			*ptr;
448*4882a593Smuzhiyun 	uint32_t			flags;
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun extern const struct drm_sched_backend_ops amdgpu_sched_ops;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * file private structure
455*4882a593Smuzhiyun  */
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun struct amdgpu_fpriv {
458*4882a593Smuzhiyun 	struct amdgpu_vm	vm;
459*4882a593Smuzhiyun 	struct amdgpu_bo_va	*prt_va;
460*4882a593Smuzhiyun 	struct amdgpu_bo_va	*csa_va;
461*4882a593Smuzhiyun 	struct mutex		bo_list_lock;
462*4882a593Smuzhiyun 	struct idr		bo_list_handles;
463*4882a593Smuzhiyun 	struct amdgpu_ctx_mgr	ctx_mgr;
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
469*4882a593Smuzhiyun 		  unsigned size,
470*4882a593Smuzhiyun 		  enum amdgpu_ib_pool_type pool,
471*4882a593Smuzhiyun 		  struct amdgpu_ib *ib);
472*4882a593Smuzhiyun void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
473*4882a593Smuzhiyun 		    struct dma_fence *f);
474*4882a593Smuzhiyun int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
475*4882a593Smuzhiyun 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
476*4882a593Smuzhiyun 		       struct dma_fence **f);
477*4882a593Smuzhiyun int amdgpu_ib_pool_init(struct amdgpu_device *adev);
478*4882a593Smuzhiyun void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
479*4882a593Smuzhiyun int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun  * CS.
483*4882a593Smuzhiyun  */
484*4882a593Smuzhiyun struct amdgpu_cs_chunk {
485*4882a593Smuzhiyun 	uint32_t		chunk_id;
486*4882a593Smuzhiyun 	uint32_t		length_dw;
487*4882a593Smuzhiyun 	void			*kdata;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun struct amdgpu_cs_post_dep {
491*4882a593Smuzhiyun 	struct drm_syncobj *syncobj;
492*4882a593Smuzhiyun 	struct dma_fence_chain *chain;
493*4882a593Smuzhiyun 	u64 point;
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun struct amdgpu_cs_parser {
497*4882a593Smuzhiyun 	struct amdgpu_device	*adev;
498*4882a593Smuzhiyun 	struct drm_file		*filp;
499*4882a593Smuzhiyun 	struct amdgpu_ctx	*ctx;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* chunks */
502*4882a593Smuzhiyun 	unsigned		nchunks;
503*4882a593Smuzhiyun 	struct amdgpu_cs_chunk	*chunks;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* scheduler job object */
506*4882a593Smuzhiyun 	struct amdgpu_job	*job;
507*4882a593Smuzhiyun 	struct drm_sched_entity	*entity;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* buffer objects */
510*4882a593Smuzhiyun 	struct ww_acquire_ctx		ticket;
511*4882a593Smuzhiyun 	struct amdgpu_bo_list		*bo_list;
512*4882a593Smuzhiyun 	struct amdgpu_mn		*mn;
513*4882a593Smuzhiyun 	struct amdgpu_bo_list_entry	vm_pd;
514*4882a593Smuzhiyun 	struct list_head		validated;
515*4882a593Smuzhiyun 	struct dma_fence		*fence;
516*4882a593Smuzhiyun 	uint64_t			bytes_moved_threshold;
517*4882a593Smuzhiyun 	uint64_t			bytes_moved_vis_threshold;
518*4882a593Smuzhiyun 	uint64_t			bytes_moved;
519*4882a593Smuzhiyun 	uint64_t			bytes_moved_vis;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* user fence */
522*4882a593Smuzhiyun 	struct amdgpu_bo_list_entry	uf_entry;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	unsigned			num_post_deps;
525*4882a593Smuzhiyun 	struct amdgpu_cs_post_dep	*post_deps;
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
amdgpu_get_ib_value(struct amdgpu_cs_parser * p,uint32_t ib_idx,int idx)528*4882a593Smuzhiyun static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
529*4882a593Smuzhiyun 				      uint32_t ib_idx, int idx)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	return p->job->ibs[ib_idx].ptr[idx];
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
amdgpu_set_ib_value(struct amdgpu_cs_parser * p,uint32_t ib_idx,int idx,uint32_t value)534*4882a593Smuzhiyun static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
535*4882a593Smuzhiyun 				       uint32_t ib_idx, int idx,
536*4882a593Smuzhiyun 				       uint32_t value)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	p->job->ibs[ib_idx].ptr[idx] = value;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun  * Writeback
543*4882a593Smuzhiyun  */
544*4882a593Smuzhiyun #define AMDGPU_MAX_WB 256	/* Reserve at most 256 WB slots for amdgpu-owned rings. */
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun struct amdgpu_wb {
547*4882a593Smuzhiyun 	struct amdgpu_bo	*wb_obj;
548*4882a593Smuzhiyun 	volatile uint32_t	*wb;
549*4882a593Smuzhiyun 	uint64_t		gpu_addr;
550*4882a593Smuzhiyun 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
551*4882a593Smuzhiyun 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
555*4882a593Smuzhiyun void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun  * Benchmarking
559*4882a593Smuzhiyun  */
560*4882a593Smuzhiyun void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun  * Testing
565*4882a593Smuzhiyun  */
566*4882a593Smuzhiyun void amdgpu_test_moves(struct amdgpu_device *adev);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun  * ASIC specific register table accessible by UMD
570*4882a593Smuzhiyun  */
571*4882a593Smuzhiyun struct amdgpu_allowed_register_entry {
572*4882a593Smuzhiyun 	uint32_t reg_offset;
573*4882a593Smuzhiyun 	bool grbm_indexed;
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun enum amd_reset_method {
577*4882a593Smuzhiyun 	AMD_RESET_METHOD_LEGACY = 0,
578*4882a593Smuzhiyun 	AMD_RESET_METHOD_MODE0,
579*4882a593Smuzhiyun 	AMD_RESET_METHOD_MODE1,
580*4882a593Smuzhiyun 	AMD_RESET_METHOD_MODE2,
581*4882a593Smuzhiyun 	AMD_RESET_METHOD_BACO
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun /*
585*4882a593Smuzhiyun  * ASIC specific functions.
586*4882a593Smuzhiyun  */
587*4882a593Smuzhiyun struct amdgpu_asic_funcs {
588*4882a593Smuzhiyun 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
589*4882a593Smuzhiyun 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
590*4882a593Smuzhiyun 				   u8 *bios, u32 length_bytes);
591*4882a593Smuzhiyun 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
592*4882a593Smuzhiyun 			     u32 sh_num, u32 reg_offset, u32 *value);
593*4882a593Smuzhiyun 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
594*4882a593Smuzhiyun 	int (*reset)(struct amdgpu_device *adev);
595*4882a593Smuzhiyun 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
596*4882a593Smuzhiyun 	/* get the reference clock */
597*4882a593Smuzhiyun 	u32 (*get_xclk)(struct amdgpu_device *adev);
598*4882a593Smuzhiyun 	/* MM block clocks */
599*4882a593Smuzhiyun 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
600*4882a593Smuzhiyun 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
601*4882a593Smuzhiyun 	/* static power management */
602*4882a593Smuzhiyun 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
603*4882a593Smuzhiyun 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
604*4882a593Smuzhiyun 	/* get config memsize register */
605*4882a593Smuzhiyun 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
606*4882a593Smuzhiyun 	/* flush hdp write queue */
607*4882a593Smuzhiyun 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
608*4882a593Smuzhiyun 	/* invalidate hdp read cache */
609*4882a593Smuzhiyun 	void (*invalidate_hdp)(struct amdgpu_device *adev,
610*4882a593Smuzhiyun 			       struct amdgpu_ring *ring);
611*4882a593Smuzhiyun 	void (*reset_hdp_ras_error_count)(struct amdgpu_device *adev);
612*4882a593Smuzhiyun 	/* check if the asic needs a full reset of if soft reset will work */
613*4882a593Smuzhiyun 	bool (*need_full_reset)(struct amdgpu_device *adev);
614*4882a593Smuzhiyun 	/* initialize doorbell layout for specific asic*/
615*4882a593Smuzhiyun 	void (*init_doorbell_index)(struct amdgpu_device *adev);
616*4882a593Smuzhiyun 	/* PCIe bandwidth usage */
617*4882a593Smuzhiyun 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
618*4882a593Smuzhiyun 			       uint64_t *count1);
619*4882a593Smuzhiyun 	/* do we need to reset the asic at init time (e.g., kexec) */
620*4882a593Smuzhiyun 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
621*4882a593Smuzhiyun 	/* PCIe replay counter */
622*4882a593Smuzhiyun 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
623*4882a593Smuzhiyun 	/* device supports BACO */
624*4882a593Smuzhiyun 	bool (*supports_baco)(struct amdgpu_device *adev);
625*4882a593Smuzhiyun 	/* pre asic_init quirks */
626*4882a593Smuzhiyun 	void (*pre_asic_init)(struct amdgpu_device *adev);
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /*
630*4882a593Smuzhiyun  * IOCTL.
631*4882a593Smuzhiyun  */
632*4882a593Smuzhiyun int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
633*4882a593Smuzhiyun 				struct drm_file *filp);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
636*4882a593Smuzhiyun int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
637*4882a593Smuzhiyun 				    struct drm_file *filp);
638*4882a593Smuzhiyun int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
639*4882a593Smuzhiyun int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
640*4882a593Smuzhiyun 				struct drm_file *filp);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /* VRAM scratch page for HDP bug, default vram page */
643*4882a593Smuzhiyun struct amdgpu_vram_scratch {
644*4882a593Smuzhiyun 	struct amdgpu_bo		*robj;
645*4882a593Smuzhiyun 	volatile uint32_t		*ptr;
646*4882a593Smuzhiyun 	u64				gpu_addr;
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun  * ACPI
651*4882a593Smuzhiyun  */
652*4882a593Smuzhiyun struct amdgpu_atcs_functions {
653*4882a593Smuzhiyun 	bool get_ext_state;
654*4882a593Smuzhiyun 	bool pcie_perf_req;
655*4882a593Smuzhiyun 	bool pcie_dev_rdy;
656*4882a593Smuzhiyun 	bool pcie_bus_width;
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun struct amdgpu_atcs {
660*4882a593Smuzhiyun 	struct amdgpu_atcs_functions functions;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun /*
664*4882a593Smuzhiyun  * CGS
665*4882a593Smuzhiyun  */
666*4882a593Smuzhiyun struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
667*4882a593Smuzhiyun void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun  * Core structure, functions and helpers.
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
673*4882a593Smuzhiyun typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
676*4882a593Smuzhiyun typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
679*4882a593Smuzhiyun typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun struct amdgpu_mmio_remap {
682*4882a593Smuzhiyun 	u32 reg_offset;
683*4882a593Smuzhiyun 	resource_size_t bus_addr;
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /* Define the HW IP blocks will be used in driver , add more if necessary */
687*4882a593Smuzhiyun enum amd_hw_ip_block_type {
688*4882a593Smuzhiyun 	GC_HWIP = 1,
689*4882a593Smuzhiyun 	HDP_HWIP,
690*4882a593Smuzhiyun 	SDMA0_HWIP,
691*4882a593Smuzhiyun 	SDMA1_HWIP,
692*4882a593Smuzhiyun 	SDMA2_HWIP,
693*4882a593Smuzhiyun 	SDMA3_HWIP,
694*4882a593Smuzhiyun 	SDMA4_HWIP,
695*4882a593Smuzhiyun 	SDMA5_HWIP,
696*4882a593Smuzhiyun 	SDMA6_HWIP,
697*4882a593Smuzhiyun 	SDMA7_HWIP,
698*4882a593Smuzhiyun 	MMHUB_HWIP,
699*4882a593Smuzhiyun 	ATHUB_HWIP,
700*4882a593Smuzhiyun 	NBIO_HWIP,
701*4882a593Smuzhiyun 	MP0_HWIP,
702*4882a593Smuzhiyun 	MP1_HWIP,
703*4882a593Smuzhiyun 	UVD_HWIP,
704*4882a593Smuzhiyun 	VCN_HWIP = UVD_HWIP,
705*4882a593Smuzhiyun 	JPEG_HWIP = VCN_HWIP,
706*4882a593Smuzhiyun 	VCE_HWIP,
707*4882a593Smuzhiyun 	DF_HWIP,
708*4882a593Smuzhiyun 	DCE_HWIP,
709*4882a593Smuzhiyun 	OSSSYS_HWIP,
710*4882a593Smuzhiyun 	SMUIO_HWIP,
711*4882a593Smuzhiyun 	PWR_HWIP,
712*4882a593Smuzhiyun 	NBIF_HWIP,
713*4882a593Smuzhiyun 	THM_HWIP,
714*4882a593Smuzhiyun 	CLK_HWIP,
715*4882a593Smuzhiyun 	UMC_HWIP,
716*4882a593Smuzhiyun 	RSMU_HWIP,
717*4882a593Smuzhiyun 	MAX_HWIP
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun #define HWIP_MAX_INSTANCE	10
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun struct amd_powerplay {
723*4882a593Smuzhiyun 	void *pp_handle;
724*4882a593Smuzhiyun 	const struct amd_pm_funcs *pp_funcs;
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun #define AMDGPU_RESET_MAGIC_NUM 64
728*4882a593Smuzhiyun #define AMDGPU_MAX_DF_PERFMONS 4
729*4882a593Smuzhiyun struct amdgpu_device {
730*4882a593Smuzhiyun 	struct device			*dev;
731*4882a593Smuzhiyun 	struct pci_dev			*pdev;
732*4882a593Smuzhiyun 	struct drm_device		ddev;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #ifdef CONFIG_DRM_AMD_ACP
735*4882a593Smuzhiyun 	struct amdgpu_acp		acp;
736*4882a593Smuzhiyun #endif
737*4882a593Smuzhiyun 	struct amdgpu_hive_info *hive;
738*4882a593Smuzhiyun 	/* ASIC */
739*4882a593Smuzhiyun 	enum amd_asic_type		asic_type;
740*4882a593Smuzhiyun 	uint32_t			family;
741*4882a593Smuzhiyun 	uint32_t			rev_id;
742*4882a593Smuzhiyun 	uint32_t			external_rev_id;
743*4882a593Smuzhiyun 	unsigned long			flags;
744*4882a593Smuzhiyun 	unsigned long			apu_flags;
745*4882a593Smuzhiyun 	int				usec_timeout;
746*4882a593Smuzhiyun 	const struct amdgpu_asic_funcs	*asic_funcs;
747*4882a593Smuzhiyun 	bool				shutdown;
748*4882a593Smuzhiyun 	bool				need_swiotlb;
749*4882a593Smuzhiyun 	bool				accel_working;
750*4882a593Smuzhiyun 	struct notifier_block		acpi_nb;
751*4882a593Smuzhiyun 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
752*4882a593Smuzhiyun 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
753*4882a593Smuzhiyun 	unsigned			debugfs_count;
754*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
755*4882a593Smuzhiyun 	struct dentry                   *debugfs_preempt;
756*4882a593Smuzhiyun 	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
757*4882a593Smuzhiyun #endif
758*4882a593Smuzhiyun 	struct amdgpu_atif		*atif;
759*4882a593Smuzhiyun 	struct amdgpu_atcs		atcs;
760*4882a593Smuzhiyun 	struct mutex			srbm_mutex;
761*4882a593Smuzhiyun 	/* GRBM index mutex. Protects concurrent access to GRBM index */
762*4882a593Smuzhiyun 	struct mutex                    grbm_idx_mutex;
763*4882a593Smuzhiyun 	struct dev_pm_domain		vga_pm_domain;
764*4882a593Smuzhiyun 	bool				have_disp_power_ref;
765*4882a593Smuzhiyun 	bool                            have_atomics_support;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* BIOS */
768*4882a593Smuzhiyun 	bool				is_atom_fw;
769*4882a593Smuzhiyun 	uint8_t				*bios;
770*4882a593Smuzhiyun 	uint32_t			bios_size;
771*4882a593Smuzhiyun 	uint32_t			bios_scratch_reg_offset;
772*4882a593Smuzhiyun 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* Register/doorbell mmio */
775*4882a593Smuzhiyun 	resource_size_t			rmmio_base;
776*4882a593Smuzhiyun 	resource_size_t			rmmio_size;
777*4882a593Smuzhiyun 	void __iomem			*rmmio;
778*4882a593Smuzhiyun 	/* protects concurrent MM_INDEX/DATA based register access */
779*4882a593Smuzhiyun 	spinlock_t mmio_idx_lock;
780*4882a593Smuzhiyun 	struct amdgpu_mmio_remap        rmmio_remap;
781*4882a593Smuzhiyun 	/* protects concurrent SMC based register access */
782*4882a593Smuzhiyun 	spinlock_t smc_idx_lock;
783*4882a593Smuzhiyun 	amdgpu_rreg_t			smc_rreg;
784*4882a593Smuzhiyun 	amdgpu_wreg_t			smc_wreg;
785*4882a593Smuzhiyun 	/* protects concurrent PCIE register access */
786*4882a593Smuzhiyun 	spinlock_t pcie_idx_lock;
787*4882a593Smuzhiyun 	amdgpu_rreg_t			pcie_rreg;
788*4882a593Smuzhiyun 	amdgpu_wreg_t			pcie_wreg;
789*4882a593Smuzhiyun 	amdgpu_rreg_t			pciep_rreg;
790*4882a593Smuzhiyun 	amdgpu_wreg_t			pciep_wreg;
791*4882a593Smuzhiyun 	amdgpu_rreg64_t			pcie_rreg64;
792*4882a593Smuzhiyun 	amdgpu_wreg64_t			pcie_wreg64;
793*4882a593Smuzhiyun 	/* protects concurrent UVD register access */
794*4882a593Smuzhiyun 	spinlock_t uvd_ctx_idx_lock;
795*4882a593Smuzhiyun 	amdgpu_rreg_t			uvd_ctx_rreg;
796*4882a593Smuzhiyun 	amdgpu_wreg_t			uvd_ctx_wreg;
797*4882a593Smuzhiyun 	/* protects concurrent DIDT register access */
798*4882a593Smuzhiyun 	spinlock_t didt_idx_lock;
799*4882a593Smuzhiyun 	amdgpu_rreg_t			didt_rreg;
800*4882a593Smuzhiyun 	amdgpu_wreg_t			didt_wreg;
801*4882a593Smuzhiyun 	/* protects concurrent gc_cac register access */
802*4882a593Smuzhiyun 	spinlock_t gc_cac_idx_lock;
803*4882a593Smuzhiyun 	amdgpu_rreg_t			gc_cac_rreg;
804*4882a593Smuzhiyun 	amdgpu_wreg_t			gc_cac_wreg;
805*4882a593Smuzhiyun 	/* protects concurrent se_cac register access */
806*4882a593Smuzhiyun 	spinlock_t se_cac_idx_lock;
807*4882a593Smuzhiyun 	amdgpu_rreg_t			se_cac_rreg;
808*4882a593Smuzhiyun 	amdgpu_wreg_t			se_cac_wreg;
809*4882a593Smuzhiyun 	/* protects concurrent ENDPOINT (audio) register access */
810*4882a593Smuzhiyun 	spinlock_t audio_endpt_idx_lock;
811*4882a593Smuzhiyun 	amdgpu_block_rreg_t		audio_endpt_rreg;
812*4882a593Smuzhiyun 	amdgpu_block_wreg_t		audio_endpt_wreg;
813*4882a593Smuzhiyun 	void __iomem                    *rio_mem;
814*4882a593Smuzhiyun 	resource_size_t			rio_mem_size;
815*4882a593Smuzhiyun 	struct amdgpu_doorbell		doorbell;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* clock/pll info */
818*4882a593Smuzhiyun 	struct amdgpu_clock            clock;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* MC */
821*4882a593Smuzhiyun 	struct amdgpu_gmc		gmc;
822*4882a593Smuzhiyun 	struct amdgpu_gart		gart;
823*4882a593Smuzhiyun 	dma_addr_t			dummy_page_addr;
824*4882a593Smuzhiyun 	struct amdgpu_vm_manager	vm_manager;
825*4882a593Smuzhiyun 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
826*4882a593Smuzhiyun 	unsigned			num_vmhubs;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* memory management */
829*4882a593Smuzhiyun 	struct amdgpu_mman		mman;
830*4882a593Smuzhiyun 	struct amdgpu_vram_scratch	vram_scratch;
831*4882a593Smuzhiyun 	struct amdgpu_wb		wb;
832*4882a593Smuzhiyun 	atomic64_t			num_bytes_moved;
833*4882a593Smuzhiyun 	atomic64_t			num_evictions;
834*4882a593Smuzhiyun 	atomic64_t			num_vram_cpu_page_faults;
835*4882a593Smuzhiyun 	atomic_t			gpu_reset_counter;
836*4882a593Smuzhiyun 	atomic_t			vram_lost_counter;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* data for buffer migration throttling */
839*4882a593Smuzhiyun 	struct {
840*4882a593Smuzhiyun 		spinlock_t		lock;
841*4882a593Smuzhiyun 		s64			last_update_us;
842*4882a593Smuzhiyun 		s64			accum_us; /* accumulated microseconds */
843*4882a593Smuzhiyun 		s64			accum_us_vis; /* for visible VRAM */
844*4882a593Smuzhiyun 		u32			log2_max_MBps;
845*4882a593Smuzhiyun 	} mm_stats;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* display */
848*4882a593Smuzhiyun 	bool				enable_virtual_display;
849*4882a593Smuzhiyun 	struct amdgpu_mode_info		mode_info;
850*4882a593Smuzhiyun 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
851*4882a593Smuzhiyun 	struct work_struct		hotplug_work;
852*4882a593Smuzhiyun 	struct amdgpu_irq_src		crtc_irq;
853*4882a593Smuzhiyun 	struct amdgpu_irq_src		vupdate_irq;
854*4882a593Smuzhiyun 	struct amdgpu_irq_src		pageflip_irq;
855*4882a593Smuzhiyun 	struct amdgpu_irq_src		hpd_irq;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* rings */
858*4882a593Smuzhiyun 	u64				fence_context;
859*4882a593Smuzhiyun 	unsigned			num_rings;
860*4882a593Smuzhiyun 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
861*4882a593Smuzhiyun 	bool				ib_pool_ready;
862*4882a593Smuzhiyun 	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
863*4882a593Smuzhiyun 	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	/* interrupts */
866*4882a593Smuzhiyun 	struct amdgpu_irq		irq;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* powerplay */
869*4882a593Smuzhiyun 	struct amd_powerplay		powerplay;
870*4882a593Smuzhiyun 	bool				pp_force_state_enabled;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* smu */
873*4882a593Smuzhiyun 	struct smu_context		smu;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* dpm */
876*4882a593Smuzhiyun 	struct amdgpu_pm		pm;
877*4882a593Smuzhiyun 	u32				cg_flags;
878*4882a593Smuzhiyun 	u32				pg_flags;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* nbio */
881*4882a593Smuzhiyun 	struct amdgpu_nbio		nbio;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* mmhub */
884*4882a593Smuzhiyun 	struct amdgpu_mmhub		mmhub;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* gfxhub */
887*4882a593Smuzhiyun 	struct amdgpu_gfxhub		gfxhub;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* gfx */
890*4882a593Smuzhiyun 	struct amdgpu_gfx		gfx;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* sdma */
893*4882a593Smuzhiyun 	struct amdgpu_sdma		sdma;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* uvd */
896*4882a593Smuzhiyun 	struct amdgpu_uvd		uvd;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* vce */
899*4882a593Smuzhiyun 	struct amdgpu_vce		vce;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* vcn */
902*4882a593Smuzhiyun 	struct amdgpu_vcn		vcn;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* jpeg */
905*4882a593Smuzhiyun 	struct amdgpu_jpeg		jpeg;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* firmwares */
908*4882a593Smuzhiyun 	struct amdgpu_firmware		firmware;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* PSP */
911*4882a593Smuzhiyun 	struct psp_context		psp;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* GDS */
914*4882a593Smuzhiyun 	struct amdgpu_gds		gds;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* KFD */
917*4882a593Smuzhiyun 	struct amdgpu_kfd_dev		kfd;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* UMC */
920*4882a593Smuzhiyun 	struct amdgpu_umc		umc;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* display related functionality */
923*4882a593Smuzhiyun 	struct amdgpu_display_manager dm;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* mes */
926*4882a593Smuzhiyun 	bool                            enable_mes;
927*4882a593Smuzhiyun 	struct amdgpu_mes               mes;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* df */
930*4882a593Smuzhiyun 	struct amdgpu_df                df;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
933*4882a593Smuzhiyun 	int				num_ip_blocks;
934*4882a593Smuzhiyun 	struct mutex	mn_lock;
935*4882a593Smuzhiyun 	DECLARE_HASHTABLE(mn_hash, 7);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/* tracking pinned memory */
938*4882a593Smuzhiyun 	atomic64_t vram_pin_size;
939*4882a593Smuzhiyun 	atomic64_t visible_pin_size;
940*4882a593Smuzhiyun 	atomic64_t gart_pin_size;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* soc15 register offset based on ip, instance and  segment */
943*4882a593Smuzhiyun 	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	/* delayed work_func for deferring clockgating during resume */
946*4882a593Smuzhiyun 	struct delayed_work     delayed_init_work;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	struct amdgpu_virt	virt;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* link all shadow bo */
951*4882a593Smuzhiyun 	struct list_head                shadow_list;
952*4882a593Smuzhiyun 	struct mutex                    shadow_list_lock;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* record hw reset is performed */
955*4882a593Smuzhiyun 	bool has_hw_reset;
956*4882a593Smuzhiyun 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* s3/s4 mask */
959*4882a593Smuzhiyun 	bool                            in_suspend;
960*4882a593Smuzhiyun 	bool				in_hibernate;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	atomic_t 			in_gpu_reset;
963*4882a593Smuzhiyun 	enum pp_mp1_state               mp1_state;
964*4882a593Smuzhiyun 	struct rw_semaphore reset_sem;
965*4882a593Smuzhiyun 	struct amdgpu_doorbell_index doorbell_index;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	struct mutex			notifier_lock;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	int asic_reset_res;
970*4882a593Smuzhiyun 	struct work_struct		xgmi_reset_work;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	long				gfx_timeout;
973*4882a593Smuzhiyun 	long				sdma_timeout;
974*4882a593Smuzhiyun 	long				video_timeout;
975*4882a593Smuzhiyun 	long				compute_timeout;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	uint64_t			unique_id;
978*4882a593Smuzhiyun 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* enable runtime pm on the device */
981*4882a593Smuzhiyun 	bool                            runpm;
982*4882a593Smuzhiyun 	bool                            in_runpm;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	bool                            pm_sysfs_en;
985*4882a593Smuzhiyun 	bool                            ucode_sysfs_en;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* Chip product information */
988*4882a593Smuzhiyun 	char				product_number[16];
989*4882a593Smuzhiyun 	char				product_name[32];
990*4882a593Smuzhiyun 	char				serial[20];
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	struct amdgpu_autodump		autodump;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	atomic_t			throttling_logging_enabled;
995*4882a593Smuzhiyun 	struct ratelimit_state		throttling_logging_rs;
996*4882a593Smuzhiyun 	uint32_t			ras_features;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	bool                            in_pci_err_recovery;
999*4882a593Smuzhiyun 	struct pci_saved_state          *pci_state;
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
drm_to_adev(struct drm_device * ddev)1002*4882a593Smuzhiyun static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	return container_of(ddev, struct amdgpu_device, ddev);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
adev_to_drm(struct amdgpu_device * adev)1007*4882a593Smuzhiyun static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	return &adev->ddev;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
amdgpu_ttm_adev(struct ttm_bo_device * bdev)1012*4882a593Smuzhiyun static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun int amdgpu_device_init(struct amdgpu_device *adev,
1018*4882a593Smuzhiyun 		       uint32_t flags);
1019*4882a593Smuzhiyun void amdgpu_device_fini(struct amdgpu_device *adev);
1020*4882a593Smuzhiyun int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1023*4882a593Smuzhiyun 			       uint32_t *buf, size_t size, bool write);
1024*4882a593Smuzhiyun uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1025*4882a593Smuzhiyun 			    uint32_t reg, uint32_t acc_flags);
1026*4882a593Smuzhiyun void amdgpu_device_wreg(struct amdgpu_device *adev,
1027*4882a593Smuzhiyun 			uint32_t reg, uint32_t v,
1028*4882a593Smuzhiyun 			uint32_t acc_flags);
1029*4882a593Smuzhiyun void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1030*4882a593Smuzhiyun 			     uint32_t reg, uint32_t v);
1031*4882a593Smuzhiyun void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1032*4882a593Smuzhiyun uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1035*4882a593Smuzhiyun void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1038*4882a593Smuzhiyun 				u32 pcie_index, u32 pcie_data,
1039*4882a593Smuzhiyun 				u32 reg_addr);
1040*4882a593Smuzhiyun u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1041*4882a593Smuzhiyun 				  u32 pcie_index, u32 pcie_data,
1042*4882a593Smuzhiyun 				  u32 reg_addr);
1043*4882a593Smuzhiyun void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1044*4882a593Smuzhiyun 				 u32 pcie_index, u32 pcie_data,
1045*4882a593Smuzhiyun 				 u32 reg_addr, u32 reg_data);
1046*4882a593Smuzhiyun void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1047*4882a593Smuzhiyun 				   u32 pcie_index, u32 pcie_data,
1048*4882a593Smuzhiyun 				   u32 reg_addr, u64 reg_data);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1051*4882a593Smuzhiyun bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun int emu_soc_asic_init(struct amdgpu_device *adev);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun  * Registers read & write functions.
1057*4882a593Smuzhiyun  */
1058*4882a593Smuzhiyun #define AMDGPU_REGS_NO_KIQ    (1<<1)
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1061*4882a593Smuzhiyun #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
1064*4882a593Smuzhiyun #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1067*4882a593Smuzhiyun #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1070*4882a593Smuzhiyun #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1071*4882a593Smuzhiyun #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
1072*4882a593Smuzhiyun #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1073*4882a593Smuzhiyun #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1074*4882a593Smuzhiyun #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1075*4882a593Smuzhiyun #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1076*4882a593Smuzhiyun #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1077*4882a593Smuzhiyun #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1078*4882a593Smuzhiyun #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1079*4882a593Smuzhiyun #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1080*4882a593Smuzhiyun #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1081*4882a593Smuzhiyun #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1082*4882a593Smuzhiyun #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1083*4882a593Smuzhiyun #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1084*4882a593Smuzhiyun #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1085*4882a593Smuzhiyun #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1086*4882a593Smuzhiyun #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1087*4882a593Smuzhiyun #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1088*4882a593Smuzhiyun #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1089*4882a593Smuzhiyun #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1090*4882a593Smuzhiyun #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1091*4882a593Smuzhiyun #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1092*4882a593Smuzhiyun #define WREG32_P(reg, val, mask)				\
1093*4882a593Smuzhiyun 	do {							\
1094*4882a593Smuzhiyun 		uint32_t tmp_ = RREG32(reg);			\
1095*4882a593Smuzhiyun 		tmp_ &= (mask);					\
1096*4882a593Smuzhiyun 		tmp_ |= ((val) & ~(mask));			\
1097*4882a593Smuzhiyun 		WREG32(reg, tmp_);				\
1098*4882a593Smuzhiyun 	} while (0)
1099*4882a593Smuzhiyun #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1100*4882a593Smuzhiyun #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1101*4882a593Smuzhiyun #define WREG32_PLL_P(reg, val, mask)				\
1102*4882a593Smuzhiyun 	do {							\
1103*4882a593Smuzhiyun 		uint32_t tmp_ = RREG32_PLL(reg);		\
1104*4882a593Smuzhiyun 		tmp_ &= (mask);					\
1105*4882a593Smuzhiyun 		tmp_ |= ((val) & ~(mask));			\
1106*4882a593Smuzhiyun 		WREG32_PLL(reg, tmp_);				\
1107*4882a593Smuzhiyun 	} while (0)
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun #define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
1110*4882a593Smuzhiyun 	do {                                                    \
1111*4882a593Smuzhiyun 		u32 tmp = RREG32_SMC(_Reg);                     \
1112*4882a593Smuzhiyun 		tmp &= (_Mask);                                 \
1113*4882a593Smuzhiyun 		tmp |= ((_Val) & ~(_Mask));                     \
1114*4882a593Smuzhiyun 		WREG32_SMC(_Reg, tmp);                          \
1115*4882a593Smuzhiyun 	} while (0)
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
1118*4882a593Smuzhiyun #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1119*4882a593Smuzhiyun #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1122*4882a593Smuzhiyun #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
1125*4882a593Smuzhiyun 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
1126*4882a593Smuzhiyun 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun #define REG_GET_FIELD(value, reg, field)				\
1129*4882a593Smuzhiyun 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun #define WREG32_FIELD(reg, field, val)	\
1132*4882a593Smuzhiyun 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1135*4882a593Smuzhiyun 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun /*
1138*4882a593Smuzhiyun  * BIOS helpers.
1139*4882a593Smuzhiyun  */
1140*4882a593Smuzhiyun #define RBIOS8(i) (adev->bios[i])
1141*4882a593Smuzhiyun #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1142*4882a593Smuzhiyun #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun /*
1145*4882a593Smuzhiyun  * ASICs macro.
1146*4882a593Smuzhiyun  */
1147*4882a593Smuzhiyun #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1148*4882a593Smuzhiyun #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1149*4882a593Smuzhiyun #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1150*4882a593Smuzhiyun #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1151*4882a593Smuzhiyun #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1152*4882a593Smuzhiyun #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1153*4882a593Smuzhiyun #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1154*4882a593Smuzhiyun #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1155*4882a593Smuzhiyun #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1156*4882a593Smuzhiyun #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1157*4882a593Smuzhiyun #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1158*4882a593Smuzhiyun #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1159*4882a593Smuzhiyun #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1160*4882a593Smuzhiyun #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
1161*4882a593Smuzhiyun #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1162*4882a593Smuzhiyun #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1163*4882a593Smuzhiyun #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1164*4882a593Smuzhiyun #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1165*4882a593Smuzhiyun #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1166*4882a593Smuzhiyun #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1167*4882a593Smuzhiyun #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1168*4882a593Smuzhiyun #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /* Common functions */
1173*4882a593Smuzhiyun bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1174*4882a593Smuzhiyun bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1175*4882a593Smuzhiyun int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1176*4882a593Smuzhiyun 			      struct amdgpu_job* job);
1177*4882a593Smuzhiyun void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1178*4882a593Smuzhiyun bool amdgpu_device_need_post(struct amdgpu_device *adev);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1181*4882a593Smuzhiyun 				  u64 num_vis_bytes);
1182*4882a593Smuzhiyun int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1183*4882a593Smuzhiyun void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1184*4882a593Smuzhiyun 					     const u32 *registers,
1185*4882a593Smuzhiyun 					     const u32 array_size);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun bool amdgpu_device_supports_boco(struct drm_device *dev);
1188*4882a593Smuzhiyun bool amdgpu_device_supports_baco(struct drm_device *dev);
1189*4882a593Smuzhiyun bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1190*4882a593Smuzhiyun 				      struct amdgpu_device *peer_adev);
1191*4882a593Smuzhiyun int amdgpu_device_baco_enter(struct drm_device *dev);
1192*4882a593Smuzhiyun int amdgpu_device_baco_exit(struct drm_device *dev);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun /* atpx handler */
1195*4882a593Smuzhiyun #if defined(CONFIG_VGA_SWITCHEROO)
1196*4882a593Smuzhiyun void amdgpu_register_atpx_handler(void);
1197*4882a593Smuzhiyun void amdgpu_unregister_atpx_handler(void);
1198*4882a593Smuzhiyun bool amdgpu_has_atpx_dgpu_power_cntl(void);
1199*4882a593Smuzhiyun bool amdgpu_is_atpx_hybrid(void);
1200*4882a593Smuzhiyun bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1201*4882a593Smuzhiyun bool amdgpu_has_atpx(void);
1202*4882a593Smuzhiyun #else
amdgpu_register_atpx_handler(void)1203*4882a593Smuzhiyun static inline void amdgpu_register_atpx_handler(void) {}
amdgpu_unregister_atpx_handler(void)1204*4882a593Smuzhiyun static inline void amdgpu_unregister_atpx_handler(void) {}
amdgpu_has_atpx_dgpu_power_cntl(void)1205*4882a593Smuzhiyun static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
amdgpu_is_atpx_hybrid(void)1206*4882a593Smuzhiyun static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
amdgpu_atpx_dgpu_req_power_for_displays(void)1207*4882a593Smuzhiyun static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
amdgpu_has_atpx(void)1208*4882a593Smuzhiyun static inline bool amdgpu_has_atpx(void) { return false; }
1209*4882a593Smuzhiyun #endif
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
1212*4882a593Smuzhiyun void *amdgpu_atpx_get_dhandle(void);
1213*4882a593Smuzhiyun #else
amdgpu_atpx_get_dhandle(void)1214*4882a593Smuzhiyun static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
1215*4882a593Smuzhiyun #endif
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun /*
1218*4882a593Smuzhiyun  * KMS
1219*4882a593Smuzhiyun  */
1220*4882a593Smuzhiyun extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1221*4882a593Smuzhiyun extern const int amdgpu_max_kms_ioctl;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1224*4882a593Smuzhiyun void amdgpu_driver_unload_kms(struct drm_device *dev);
1225*4882a593Smuzhiyun void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1226*4882a593Smuzhiyun int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1227*4882a593Smuzhiyun void amdgpu_driver_postclose_kms(struct drm_device *dev,
1228*4882a593Smuzhiyun 				 struct drm_file *file_priv);
1229*4882a593Smuzhiyun int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1230*4882a593Smuzhiyun int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1231*4882a593Smuzhiyun int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1232*4882a593Smuzhiyun u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1233*4882a593Smuzhiyun int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1234*4882a593Smuzhiyun void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1235*4882a593Smuzhiyun long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1236*4882a593Smuzhiyun 			     unsigned long arg);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun /*
1239*4882a593Smuzhiyun  * functions used by amdgpu_encoder.c
1240*4882a593Smuzhiyun  */
1241*4882a593Smuzhiyun struct amdgpu_afmt_acr {
1242*4882a593Smuzhiyun 	u32 clock;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	int n_32khz;
1245*4882a593Smuzhiyun 	int cts_32khz;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	int n_44_1khz;
1248*4882a593Smuzhiyun 	int cts_44_1khz;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	int n_48khz;
1251*4882a593Smuzhiyun 	int cts_48khz;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun /* amdgpu_acpi.c */
1258*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
1259*4882a593Smuzhiyun int amdgpu_acpi_init(struct amdgpu_device *adev);
1260*4882a593Smuzhiyun void amdgpu_acpi_fini(struct amdgpu_device *adev);
1261*4882a593Smuzhiyun bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1262*4882a593Smuzhiyun int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1263*4882a593Smuzhiyun 						u8 perf_req, bool advertise);
1264*4882a593Smuzhiyun int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
1267*4882a593Smuzhiyun 		struct amdgpu_dm_backlight_caps *caps);
1268*4882a593Smuzhiyun #else
amdgpu_acpi_init(struct amdgpu_device * adev)1269*4882a593Smuzhiyun static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
amdgpu_acpi_fini(struct amdgpu_device * adev)1270*4882a593Smuzhiyun static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1271*4882a593Smuzhiyun #endif
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1274*4882a593Smuzhiyun 			   uint64_t addr, struct amdgpu_bo **bo,
1275*4882a593Smuzhiyun 			   struct amdgpu_bo_va_mapping **mapping);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
1278*4882a593Smuzhiyun int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1279*4882a593Smuzhiyun #else
amdgpu_dm_display_resume(struct amdgpu_device * adev)1280*4882a593Smuzhiyun static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1281*4882a593Smuzhiyun #endif
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1285*4882a593Smuzhiyun void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1288*4882a593Smuzhiyun 					   pci_channel_state_t state);
1289*4882a593Smuzhiyun pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1290*4882a593Smuzhiyun pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1291*4882a593Smuzhiyun void amdgpu_pci_resume(struct pci_dev *pdev);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1294*4882a593Smuzhiyun bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun #include "amdgpu_object.h"
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun /* used by df_v3_6.c and amdgpu_pmu.c */
1299*4882a593Smuzhiyun #define AMDGPU_PMU_ATTR(_name, _object)					\
1300*4882a593Smuzhiyun static ssize_t								\
1301*4882a593Smuzhiyun _name##_show(struct device *dev,					\
1302*4882a593Smuzhiyun 			       struct device_attribute *attr,		\
1303*4882a593Smuzhiyun 			       char *page)				\
1304*4882a593Smuzhiyun {									\
1305*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1);			\
1306*4882a593Smuzhiyun 	return sprintf(page, _object "\n");				\
1307*4882a593Smuzhiyun }									\
1308*4882a593Smuzhiyun 									\
1309*4882a593Smuzhiyun static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)
1310*4882a593Smuzhiyun 
amdgpu_is_tmz(struct amdgpu_device * adev)1311*4882a593Smuzhiyun static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun        return adev->gmc.tmz_enabled;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
amdgpu_in_reset(struct amdgpu_device * adev)1316*4882a593Smuzhiyun static inline int amdgpu_in_reset(struct amdgpu_device *adev)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	return atomic_read(&adev->in_gpu_reset);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun #endif
1321