xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-zynq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Xilinx Zynq GPIO device driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 - 2014 Xilinx, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define DRIVER_NAME "zynq-gpio"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Maximum banks */
23*4882a593Smuzhiyun #define ZYNQ_GPIO_MAX_BANK	4
24*4882a593Smuzhiyun #define ZYNQMP_GPIO_MAX_BANK	6
25*4882a593Smuzhiyun #define VERSAL_GPIO_MAX_BANK	4
26*4882a593Smuzhiyun #define PMC_GPIO_MAX_BANK	5
27*4882a593Smuzhiyun #define VERSAL_UNUSED_BANKS	2
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_NGPIO	32
30*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_NGPIO	22
31*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_NGPIO	32
32*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_NGPIO	32
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK0_NGPIO 26
35*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK1_NGPIO 26
36*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK2_NGPIO 26
37*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK3_NGPIO 32
38*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK4_NGPIO 32
39*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK5_NGPIO 32
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define	ZYNQ_GPIO_NR_GPIOS	118
42*4882a593Smuzhiyun #define	ZYNQMP_GPIO_NR_GPIOS	174
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_PIN_MIN(str)	0
45*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_PIN_MAX(str)	(ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
46*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
47*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_PIN_MIN(str)	(ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
48*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_PIN_MAX(str)	(ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
49*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
50*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_PIN_MIN(str)	(ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
51*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_PIN_MAX(str)	(ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
52*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
53*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_PIN_MIN(str)	(ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
54*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_PIN_MAX(str)	(ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
55*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
56*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK4_PIN_MIN(str)	(ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
57*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK4_PIN_MAX(str)	(ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
58*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
59*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK5_PIN_MIN(str)	(ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
60*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK5_PIN_MAX(str)	(ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
61*4882a593Smuzhiyun 					ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Register offsets for the GPIO device */
64*4882a593Smuzhiyun /* LSW Mask & Data -WO */
65*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK)	(0x000 + (8 * BANK))
66*4882a593Smuzhiyun /* MSW Mask & Data -WO */
67*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK)	(0x004 + (8 * BANK))
68*4882a593Smuzhiyun /* Data Register-RW */
69*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_OFFSET(BANK)	(0x040 + (4 * BANK))
70*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK)	(0x060 + (4 * BANK))
71*4882a593Smuzhiyun /* Direction mode reg-RW */
72*4882a593Smuzhiyun #define ZYNQ_GPIO_DIRM_OFFSET(BANK)	(0x204 + (0x40 * BANK))
73*4882a593Smuzhiyun /* Output enable reg-RW */
74*4882a593Smuzhiyun #define ZYNQ_GPIO_OUTEN_OFFSET(BANK)	(0x208 + (0x40 * BANK))
75*4882a593Smuzhiyun /* Interrupt mask reg-RO */
76*4882a593Smuzhiyun #define ZYNQ_GPIO_INTMASK_OFFSET(BANK)	(0x20C + (0x40 * BANK))
77*4882a593Smuzhiyun /* Interrupt enable reg-WO */
78*4882a593Smuzhiyun #define ZYNQ_GPIO_INTEN_OFFSET(BANK)	(0x210 + (0x40 * BANK))
79*4882a593Smuzhiyun /* Interrupt disable reg-WO */
80*4882a593Smuzhiyun #define ZYNQ_GPIO_INTDIS_OFFSET(BANK)	(0x214 + (0x40 * BANK))
81*4882a593Smuzhiyun /* Interrupt status reg-RO */
82*4882a593Smuzhiyun #define ZYNQ_GPIO_INTSTS_OFFSET(BANK)	(0x218 + (0x40 * BANK))
83*4882a593Smuzhiyun /* Interrupt type reg-RW */
84*4882a593Smuzhiyun #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK)	(0x21C + (0x40 * BANK))
85*4882a593Smuzhiyun /* Interrupt polarity reg-RW */
86*4882a593Smuzhiyun #define ZYNQ_GPIO_INTPOL_OFFSET(BANK)	(0x220 + (0x40 * BANK))
87*4882a593Smuzhiyun /* Interrupt on any, reg-RW */
88*4882a593Smuzhiyun #define ZYNQ_GPIO_INTANY_OFFSET(BANK)	(0x224 + (0x40 * BANK))
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* Disable all interrupts mask */
91*4882a593Smuzhiyun #define ZYNQ_GPIO_IXR_DISABLE_ALL	0xFFFFFFFF
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Mid pin number of a bank */
94*4882a593Smuzhiyun #define ZYNQ_GPIO_MID_PIN_NUM 16
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* GPIO upper 16 bit mask */
97*4882a593Smuzhiyun #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* set to differentiate zynq from zynqmp, 0=zynqmp, 1=zynq */
100*4882a593Smuzhiyun #define ZYNQ_GPIO_QUIRK_IS_ZYNQ	BIT(0)
101*4882a593Smuzhiyun #define GPIO_QUIRK_DATA_RO_BUG	BIT(1)
102*4882a593Smuzhiyun #define GPIO_QUIRK_VERSAL	BIT(2)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct gpio_regs {
105*4882a593Smuzhiyun 	u32 datamsw[ZYNQMP_GPIO_MAX_BANK];
106*4882a593Smuzhiyun 	u32 datalsw[ZYNQMP_GPIO_MAX_BANK];
107*4882a593Smuzhiyun 	u32 dirm[ZYNQMP_GPIO_MAX_BANK];
108*4882a593Smuzhiyun 	u32 outen[ZYNQMP_GPIO_MAX_BANK];
109*4882a593Smuzhiyun 	u32 int_en[ZYNQMP_GPIO_MAX_BANK];
110*4882a593Smuzhiyun 	u32 int_dis[ZYNQMP_GPIO_MAX_BANK];
111*4882a593Smuzhiyun 	u32 int_type[ZYNQMP_GPIO_MAX_BANK];
112*4882a593Smuzhiyun 	u32 int_polarity[ZYNQMP_GPIO_MAX_BANK];
113*4882a593Smuzhiyun 	u32 int_any[ZYNQMP_GPIO_MAX_BANK];
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /**
117*4882a593Smuzhiyun  * struct zynq_gpio - gpio device private data structure
118*4882a593Smuzhiyun  * @chip:	instance of the gpio_chip
119*4882a593Smuzhiyun  * @base_addr:	base address of the GPIO device
120*4882a593Smuzhiyun  * @clk:	clock resource for this controller
121*4882a593Smuzhiyun  * @irq:	interrupt for the GPIO device
122*4882a593Smuzhiyun  * @p_data:	pointer to platform data
123*4882a593Smuzhiyun  * @context:	context registers
124*4882a593Smuzhiyun  * @dirlock:	lock used for direction in/out synchronization
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun struct zynq_gpio {
127*4882a593Smuzhiyun 	struct gpio_chip chip;
128*4882a593Smuzhiyun 	void __iomem *base_addr;
129*4882a593Smuzhiyun 	struct clk *clk;
130*4882a593Smuzhiyun 	int irq;
131*4882a593Smuzhiyun 	const struct zynq_platform_data *p_data;
132*4882a593Smuzhiyun 	struct gpio_regs context;
133*4882a593Smuzhiyun 	spinlock_t dirlock; /* lock */
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /**
137*4882a593Smuzhiyun  * struct zynq_platform_data -  zynq gpio platform data structure
138*4882a593Smuzhiyun  * @label:	string to store in gpio->label
139*4882a593Smuzhiyun  * @quirks:	Flags is used to identify the platform
140*4882a593Smuzhiyun  * @ngpio:	max number of gpio pins
141*4882a593Smuzhiyun  * @max_bank:	maximum number of gpio banks
142*4882a593Smuzhiyun  * @bank_min:	this array represents bank's min pin
143*4882a593Smuzhiyun  * @bank_max:	this array represents bank's max pin
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun struct zynq_platform_data {
146*4882a593Smuzhiyun 	const char *label;
147*4882a593Smuzhiyun 	u32 quirks;
148*4882a593Smuzhiyun 	u16 ngpio;
149*4882a593Smuzhiyun 	int max_bank;
150*4882a593Smuzhiyun 	int bank_min[ZYNQMP_GPIO_MAX_BANK];
151*4882a593Smuzhiyun 	int bank_max[ZYNQMP_GPIO_MAX_BANK];
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct irq_chip zynq_gpio_level_irqchip;
155*4882a593Smuzhiyun static struct irq_chip zynq_gpio_edge_irqchip;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun  * zynq_gpio_is_zynq - test if HW is zynq or zynqmp
159*4882a593Smuzhiyun  * @gpio:	Pointer to driver data struct
160*4882a593Smuzhiyun  *
161*4882a593Smuzhiyun  * Return: 0 if zynqmp, 1 if zynq.
162*4882a593Smuzhiyun  */
zynq_gpio_is_zynq(struct zynq_gpio * gpio)163*4882a593Smuzhiyun static int zynq_gpio_is_zynq(struct zynq_gpio *gpio)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	return !!(gpio->p_data->quirks & ZYNQ_GPIO_QUIRK_IS_ZYNQ);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun  * gpio_data_ro_bug - test if HW bug exists or not
170*4882a593Smuzhiyun  * @gpio:       Pointer to driver data struct
171*4882a593Smuzhiyun  *
172*4882a593Smuzhiyun  * Return: 0 if bug doesnot exist, 1 if bug exists.
173*4882a593Smuzhiyun  */
gpio_data_ro_bug(struct zynq_gpio * gpio)174*4882a593Smuzhiyun static int gpio_data_ro_bug(struct zynq_gpio *gpio)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	return !!(gpio->p_data->quirks & GPIO_QUIRK_DATA_RO_BUG);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /**
180*4882a593Smuzhiyun  * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
181*4882a593Smuzhiyun  * for a given pin in the GPIO device
182*4882a593Smuzhiyun  * @pin_num:	gpio pin number within the device
183*4882a593Smuzhiyun  * @bank_num:	an output parameter used to return the bank number of the gpio
184*4882a593Smuzhiyun  *		pin
185*4882a593Smuzhiyun  * @bank_pin_num: an output parameter used to return pin number within a bank
186*4882a593Smuzhiyun  *		  for the given gpio pin
187*4882a593Smuzhiyun  * @gpio:	gpio device data structure
188*4882a593Smuzhiyun  *
189*4882a593Smuzhiyun  * Returns the bank number and pin offset within the bank.
190*4882a593Smuzhiyun  */
zynq_gpio_get_bank_pin(unsigned int pin_num,unsigned int * bank_num,unsigned int * bank_pin_num,struct zynq_gpio * gpio)191*4882a593Smuzhiyun static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
192*4882a593Smuzhiyun 					  unsigned int *bank_num,
193*4882a593Smuzhiyun 					  unsigned int *bank_pin_num,
194*4882a593Smuzhiyun 					  struct zynq_gpio *gpio)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int bank;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	for (bank = 0; bank < gpio->p_data->max_bank; bank++) {
199*4882a593Smuzhiyun 		if ((pin_num >= gpio->p_data->bank_min[bank]) &&
200*4882a593Smuzhiyun 		    (pin_num <= gpio->p_data->bank_max[bank])) {
201*4882a593Smuzhiyun 			*bank_num = bank;
202*4882a593Smuzhiyun 			*bank_pin_num = pin_num -
203*4882a593Smuzhiyun 					gpio->p_data->bank_min[bank];
204*4882a593Smuzhiyun 			return;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 		if (gpio->p_data->quirks & GPIO_QUIRK_VERSAL)
207*4882a593Smuzhiyun 			bank = bank + VERSAL_UNUSED_BANKS;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* default */
211*4882a593Smuzhiyun 	WARN(true, "invalid GPIO pin number: %u", pin_num);
212*4882a593Smuzhiyun 	*bank_num = 0;
213*4882a593Smuzhiyun 	*bank_pin_num = 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun  * zynq_gpio_get_value - Get the state of the specified pin of GPIO device
218*4882a593Smuzhiyun  * @chip:	gpio_chip instance to be worked on
219*4882a593Smuzhiyun  * @pin:	gpio pin number within the device
220*4882a593Smuzhiyun  *
221*4882a593Smuzhiyun  * This function reads the state of the specified pin of the GPIO device.
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  * Return: 0 if the pin is low, 1 if pin is high.
224*4882a593Smuzhiyun  */
zynq_gpio_get_value(struct gpio_chip * chip,unsigned int pin)225*4882a593Smuzhiyun static int zynq_gpio_get_value(struct gpio_chip *chip, unsigned int pin)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	u32 data;
228*4882a593Smuzhiyun 	unsigned int bank_num, bank_pin_num;
229*4882a593Smuzhiyun 	struct zynq_gpio *gpio = gpiochip_get_data(chip);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (gpio_data_ro_bug(gpio)) {
234*4882a593Smuzhiyun 		if (zynq_gpio_is_zynq(gpio)) {
235*4882a593Smuzhiyun 			if (bank_num <= 1) {
236*4882a593Smuzhiyun 				data = readl_relaxed(gpio->base_addr +
237*4882a593Smuzhiyun 					ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
238*4882a593Smuzhiyun 			} else {
239*4882a593Smuzhiyun 				data = readl_relaxed(gpio->base_addr +
240*4882a593Smuzhiyun 					ZYNQ_GPIO_DATA_OFFSET(bank_num));
241*4882a593Smuzhiyun 			}
242*4882a593Smuzhiyun 		} else {
243*4882a593Smuzhiyun 			if (bank_num <= 2) {
244*4882a593Smuzhiyun 				data = readl_relaxed(gpio->base_addr +
245*4882a593Smuzhiyun 					ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
246*4882a593Smuzhiyun 			} else {
247*4882a593Smuzhiyun 				data = readl_relaxed(gpio->base_addr +
248*4882a593Smuzhiyun 					ZYNQ_GPIO_DATA_OFFSET(bank_num));
249*4882a593Smuzhiyun 			}
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 	} else {
252*4882a593Smuzhiyun 		data = readl_relaxed(gpio->base_addr +
253*4882a593Smuzhiyun 			ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 	return (data >> bank_pin_num) & 1;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /**
259*4882a593Smuzhiyun  * zynq_gpio_set_value - Modify the state of the pin with specified value
260*4882a593Smuzhiyun  * @chip:	gpio_chip instance to be worked on
261*4882a593Smuzhiyun  * @pin:	gpio pin number within the device
262*4882a593Smuzhiyun  * @state:	value used to modify the state of the specified pin
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  * This function calculates the register offset (i.e to lower 16 bits or
265*4882a593Smuzhiyun  * upper 16 bits) based on the given pin number and sets the state of a
266*4882a593Smuzhiyun  * gpio pin to the specified value. The state is either 0 or non-zero.
267*4882a593Smuzhiyun  */
zynq_gpio_set_value(struct gpio_chip * chip,unsigned int pin,int state)268*4882a593Smuzhiyun static void zynq_gpio_set_value(struct gpio_chip *chip, unsigned int pin,
269*4882a593Smuzhiyun 				int state)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	unsigned int reg_offset, bank_num, bank_pin_num;
272*4882a593Smuzhiyun 	struct zynq_gpio *gpio = gpiochip_get_data(chip);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
277*4882a593Smuzhiyun 		/* only 16 data bits in bit maskable reg */
278*4882a593Smuzhiyun 		bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
279*4882a593Smuzhiyun 		reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
280*4882a593Smuzhiyun 	} else {
281*4882a593Smuzhiyun 		reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * get the 32 bit value to be written to the mask/data register where
286*4882a593Smuzhiyun 	 * the upper 16 bits is the mask and lower 16 bits is the data
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	state = !!state;
289*4882a593Smuzhiyun 	state = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
290*4882a593Smuzhiyun 		((state << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	writel_relaxed(state, gpio->base_addr + reg_offset);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /**
296*4882a593Smuzhiyun  * zynq_gpio_dir_in - Set the direction of the specified GPIO pin as input
297*4882a593Smuzhiyun  * @chip:	gpio_chip instance to be worked on
298*4882a593Smuzhiyun  * @pin:	gpio pin number within the device
299*4882a593Smuzhiyun  *
300*4882a593Smuzhiyun  * This function uses the read-modify-write sequence to set the direction of
301*4882a593Smuzhiyun  * the gpio pin as input.
302*4882a593Smuzhiyun  *
303*4882a593Smuzhiyun  * Return: 0 always
304*4882a593Smuzhiyun  */
zynq_gpio_dir_in(struct gpio_chip * chip,unsigned int pin)305*4882a593Smuzhiyun static int zynq_gpio_dir_in(struct gpio_chip *chip, unsigned int pin)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	u32 reg;
308*4882a593Smuzhiyun 	unsigned int bank_num, bank_pin_num;
309*4882a593Smuzhiyun 	unsigned long flags;
310*4882a593Smuzhiyun 	struct zynq_gpio *gpio = gpiochip_get_data(chip);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/*
315*4882a593Smuzhiyun 	 * On zynq bank 0 pins 7 and 8 are special and cannot be used
316*4882a593Smuzhiyun 	 * as inputs.
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 	if (zynq_gpio_is_zynq(gpio) && bank_num == 0 &&
319*4882a593Smuzhiyun 	    (bank_pin_num == 7 || bank_pin_num == 8))
320*4882a593Smuzhiyun 		return -EINVAL;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* clear the bit in direction mode reg to set the pin as input */
323*4882a593Smuzhiyun 	spin_lock_irqsave(&gpio->dirlock, flags);
324*4882a593Smuzhiyun 	reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
325*4882a593Smuzhiyun 	reg &= ~BIT(bank_pin_num);
326*4882a593Smuzhiyun 	writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
327*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gpio->dirlock, flags);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /**
333*4882a593Smuzhiyun  * zynq_gpio_dir_out - Set the direction of the specified GPIO pin as output
334*4882a593Smuzhiyun  * @chip:	gpio_chip instance to be worked on
335*4882a593Smuzhiyun  * @pin:	gpio pin number within the device
336*4882a593Smuzhiyun  * @state:	value to be written to specified pin
337*4882a593Smuzhiyun  *
338*4882a593Smuzhiyun  * This function sets the direction of specified GPIO pin as output, configures
339*4882a593Smuzhiyun  * the Output Enable register for the pin and uses zynq_gpio_set to set
340*4882a593Smuzhiyun  * the state of the pin to the value specified.
341*4882a593Smuzhiyun  *
342*4882a593Smuzhiyun  * Return: 0 always
343*4882a593Smuzhiyun  */
zynq_gpio_dir_out(struct gpio_chip * chip,unsigned int pin,int state)344*4882a593Smuzhiyun static int zynq_gpio_dir_out(struct gpio_chip *chip, unsigned int pin,
345*4882a593Smuzhiyun 			     int state)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u32 reg;
348*4882a593Smuzhiyun 	unsigned int bank_num, bank_pin_num;
349*4882a593Smuzhiyun 	unsigned long flags;
350*4882a593Smuzhiyun 	struct zynq_gpio *gpio = gpiochip_get_data(chip);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* set the GPIO pin as output */
355*4882a593Smuzhiyun 	spin_lock_irqsave(&gpio->dirlock, flags);
356*4882a593Smuzhiyun 	reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
357*4882a593Smuzhiyun 	reg |= BIT(bank_pin_num);
358*4882a593Smuzhiyun 	writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* configure the output enable reg for the pin */
361*4882a593Smuzhiyun 	reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
362*4882a593Smuzhiyun 	reg |= BIT(bank_pin_num);
363*4882a593Smuzhiyun 	writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
364*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gpio->dirlock, flags);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* set the state of the pin */
367*4882a593Smuzhiyun 	zynq_gpio_set_value(chip, pin, state);
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /**
372*4882a593Smuzhiyun  * zynq_gpio_get_direction - Read the direction of the specified GPIO pin
373*4882a593Smuzhiyun  * @chip:	gpio_chip instance to be worked on
374*4882a593Smuzhiyun  * @pin:	gpio pin number within the device
375*4882a593Smuzhiyun  *
376*4882a593Smuzhiyun  * This function returns the direction of the specified GPIO.
377*4882a593Smuzhiyun  *
378*4882a593Smuzhiyun  * Return: GPIO_LINE_DIRECTION_OUT or GPIO_LINE_DIRECTION_IN
379*4882a593Smuzhiyun  */
zynq_gpio_get_direction(struct gpio_chip * chip,unsigned int pin)380*4882a593Smuzhiyun static int zynq_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	u32 reg;
383*4882a593Smuzhiyun 	unsigned int bank_num, bank_pin_num;
384*4882a593Smuzhiyun 	struct zynq_gpio *gpio = gpiochip_get_data(chip);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (reg & BIT(bank_pin_num))
391*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /**
397*4882a593Smuzhiyun  * zynq_gpio_irq_mask - Disable the interrupts for a gpio pin
398*4882a593Smuzhiyun  * @irq_data:	per irq and chip data passed down to chip functions
399*4882a593Smuzhiyun  *
400*4882a593Smuzhiyun  * This function calculates gpio pin number from irq number and sets the
401*4882a593Smuzhiyun  * bit in the Interrupt Disable register of the corresponding bank to disable
402*4882a593Smuzhiyun  * interrupts for that pin.
403*4882a593Smuzhiyun  */
zynq_gpio_irq_mask(struct irq_data * irq_data)404*4882a593Smuzhiyun static void zynq_gpio_irq_mask(struct irq_data *irq_data)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	unsigned int device_pin_num, bank_num, bank_pin_num;
407*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
408*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	device_pin_num = irq_data->hwirq;
411*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
412*4882a593Smuzhiyun 	writel_relaxed(BIT(bank_pin_num),
413*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /**
417*4882a593Smuzhiyun  * zynq_gpio_irq_unmask - Enable the interrupts for a gpio pin
418*4882a593Smuzhiyun  * @irq_data:	irq data containing irq number of gpio pin for the interrupt
419*4882a593Smuzhiyun  *		to enable
420*4882a593Smuzhiyun  *
421*4882a593Smuzhiyun  * This function calculates the gpio pin number from irq number and sets the
422*4882a593Smuzhiyun  * bit in the Interrupt Enable register of the corresponding bank to enable
423*4882a593Smuzhiyun  * interrupts for that pin.
424*4882a593Smuzhiyun  */
zynq_gpio_irq_unmask(struct irq_data * irq_data)425*4882a593Smuzhiyun static void zynq_gpio_irq_unmask(struct irq_data *irq_data)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	unsigned int device_pin_num, bank_num, bank_pin_num;
428*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
429*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	device_pin_num = irq_data->hwirq;
432*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
433*4882a593Smuzhiyun 	writel_relaxed(BIT(bank_pin_num),
434*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTEN_OFFSET(bank_num));
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /**
438*4882a593Smuzhiyun  * zynq_gpio_irq_ack - Acknowledge the interrupt of a gpio pin
439*4882a593Smuzhiyun  * @irq_data:	irq data containing irq number of gpio pin for the interrupt
440*4882a593Smuzhiyun  *		to ack
441*4882a593Smuzhiyun  *
442*4882a593Smuzhiyun  * This function calculates gpio pin number from irq number and sets the bit
443*4882a593Smuzhiyun  * in the Interrupt Status Register of the corresponding bank, to ACK the irq.
444*4882a593Smuzhiyun  */
zynq_gpio_irq_ack(struct irq_data * irq_data)445*4882a593Smuzhiyun static void zynq_gpio_irq_ack(struct irq_data *irq_data)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	unsigned int device_pin_num, bank_num, bank_pin_num;
448*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
449*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	device_pin_num = irq_data->hwirq;
452*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
453*4882a593Smuzhiyun 	writel_relaxed(BIT(bank_pin_num),
454*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /**
458*4882a593Smuzhiyun  * zynq_gpio_irq_enable - Enable the interrupts for a gpio pin
459*4882a593Smuzhiyun  * @irq_data:	irq data containing irq number of gpio pin for the interrupt
460*4882a593Smuzhiyun  *		to enable
461*4882a593Smuzhiyun  *
462*4882a593Smuzhiyun  * Clears the INTSTS bit and unmasks the given interrupt.
463*4882a593Smuzhiyun  */
zynq_gpio_irq_enable(struct irq_data * irq_data)464*4882a593Smuzhiyun static void zynq_gpio_irq_enable(struct irq_data *irq_data)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * The Zynq GPIO controller does not disable interrupt detection when
468*4882a593Smuzhiyun 	 * the interrupt is masked and only disables the propagation of the
469*4882a593Smuzhiyun 	 * interrupt. This means when the controller detects an interrupt
470*4882a593Smuzhiyun 	 * condition while the interrupt is logically disabled it will propagate
471*4882a593Smuzhiyun 	 * that interrupt event once the interrupt is enabled. This will cause
472*4882a593Smuzhiyun 	 * the interrupt consumer to see spurious interrupts to prevent this
473*4882a593Smuzhiyun 	 * first make sure that the interrupt is not asserted and then enable
474*4882a593Smuzhiyun 	 * it.
475*4882a593Smuzhiyun 	 */
476*4882a593Smuzhiyun 	zynq_gpio_irq_ack(irq_data);
477*4882a593Smuzhiyun 	zynq_gpio_irq_unmask(irq_data);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /**
481*4882a593Smuzhiyun  * zynq_gpio_set_irq_type - Set the irq type for a gpio pin
482*4882a593Smuzhiyun  * @irq_data:	irq data containing irq number of gpio pin
483*4882a593Smuzhiyun  * @type:	interrupt type that is to be set for the gpio pin
484*4882a593Smuzhiyun  *
485*4882a593Smuzhiyun  * This function gets the gpio pin number and its bank from the gpio pin number
486*4882a593Smuzhiyun  * and configures the INT_TYPE, INT_POLARITY and INT_ANY registers.
487*4882a593Smuzhiyun  *
488*4882a593Smuzhiyun  * Return: 0, negative error otherwise.
489*4882a593Smuzhiyun  * TYPE-EDGE_RISING,  INT_TYPE - 1, INT_POLARITY - 1,  INT_ANY - 0;
490*4882a593Smuzhiyun  * TYPE-EDGE_FALLING, INT_TYPE - 1, INT_POLARITY - 0,  INT_ANY - 0;
491*4882a593Smuzhiyun  * TYPE-EDGE_BOTH,    INT_TYPE - 1, INT_POLARITY - NA, INT_ANY - 1;
492*4882a593Smuzhiyun  * TYPE-LEVEL_HIGH,   INT_TYPE - 0, INT_POLARITY - 1,  INT_ANY - NA;
493*4882a593Smuzhiyun  * TYPE-LEVEL_LOW,    INT_TYPE - 0, INT_POLARITY - 0,  INT_ANY - NA
494*4882a593Smuzhiyun  */
zynq_gpio_set_irq_type(struct irq_data * irq_data,unsigned int type)495*4882a593Smuzhiyun static int zynq_gpio_set_irq_type(struct irq_data *irq_data, unsigned int type)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	u32 int_type, int_pol, int_any;
498*4882a593Smuzhiyun 	unsigned int device_pin_num, bank_num, bank_pin_num;
499*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
500*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	device_pin_num = irq_data->hwirq;
503*4882a593Smuzhiyun 	zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	int_type = readl_relaxed(gpio->base_addr +
506*4882a593Smuzhiyun 				 ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
507*4882a593Smuzhiyun 	int_pol = readl_relaxed(gpio->base_addr +
508*4882a593Smuzhiyun 				ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
509*4882a593Smuzhiyun 	int_any = readl_relaxed(gpio->base_addr +
510*4882a593Smuzhiyun 				ZYNQ_GPIO_INTANY_OFFSET(bank_num));
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/*
513*4882a593Smuzhiyun 	 * based on the type requested, configure the INT_TYPE, INT_POLARITY
514*4882a593Smuzhiyun 	 * and INT_ANY registers
515*4882a593Smuzhiyun 	 */
516*4882a593Smuzhiyun 	switch (type) {
517*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
518*4882a593Smuzhiyun 		int_type |= BIT(bank_pin_num);
519*4882a593Smuzhiyun 		int_pol |= BIT(bank_pin_num);
520*4882a593Smuzhiyun 		int_any &= ~BIT(bank_pin_num);
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
523*4882a593Smuzhiyun 		int_type |= BIT(bank_pin_num);
524*4882a593Smuzhiyun 		int_pol &= ~BIT(bank_pin_num);
525*4882a593Smuzhiyun 		int_any &= ~BIT(bank_pin_num);
526*4882a593Smuzhiyun 		break;
527*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
528*4882a593Smuzhiyun 		int_type |= BIT(bank_pin_num);
529*4882a593Smuzhiyun 		int_any |= BIT(bank_pin_num);
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
532*4882a593Smuzhiyun 		int_type &= ~BIT(bank_pin_num);
533*4882a593Smuzhiyun 		int_pol |= BIT(bank_pin_num);
534*4882a593Smuzhiyun 		break;
535*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
536*4882a593Smuzhiyun 		int_type &= ~BIT(bank_pin_num);
537*4882a593Smuzhiyun 		int_pol &= ~BIT(bank_pin_num);
538*4882a593Smuzhiyun 		break;
539*4882a593Smuzhiyun 	default:
540*4882a593Smuzhiyun 		return -EINVAL;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	writel_relaxed(int_type,
544*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
545*4882a593Smuzhiyun 	writel_relaxed(int_pol,
546*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
547*4882a593Smuzhiyun 	writel_relaxed(int_any,
548*4882a593Smuzhiyun 		       gpio->base_addr + ZYNQ_GPIO_INTANY_OFFSET(bank_num));
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK)
551*4882a593Smuzhiyun 		irq_set_chip_handler_name_locked(irq_data,
552*4882a593Smuzhiyun 						 &zynq_gpio_level_irqchip,
553*4882a593Smuzhiyun 						 handle_fasteoi_irq, NULL);
554*4882a593Smuzhiyun 	else
555*4882a593Smuzhiyun 		irq_set_chip_handler_name_locked(irq_data,
556*4882a593Smuzhiyun 						 &zynq_gpio_edge_irqchip,
557*4882a593Smuzhiyun 						 handle_level_irq, NULL);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
zynq_gpio_set_wake(struct irq_data * data,unsigned int on)562*4882a593Smuzhiyun static int zynq_gpio_set_wake(struct irq_data *data, unsigned int on)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
565*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(data));
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	irq_set_irq_wake(gpio->irq, on);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
zynq_gpio_irq_reqres(struct irq_data * d)572*4882a593Smuzhiyun static int zynq_gpio_irq_reqres(struct irq_data *d)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
575*4882a593Smuzhiyun 	int ret;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(chip->parent);
578*4882a593Smuzhiyun 	if (ret < 0)
579*4882a593Smuzhiyun 		return ret;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return gpiochip_reqres_irq(chip, d->hwirq);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
zynq_gpio_irq_relres(struct irq_data * d)584*4882a593Smuzhiyun static void zynq_gpio_irq_relres(struct irq_data *d)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	gpiochip_relres_irq(chip, d->hwirq);
589*4882a593Smuzhiyun 	pm_runtime_put(chip->parent);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /* irq chip descriptor */
593*4882a593Smuzhiyun static struct irq_chip zynq_gpio_level_irqchip = {
594*4882a593Smuzhiyun 	.name		= DRIVER_NAME,
595*4882a593Smuzhiyun 	.irq_enable	= zynq_gpio_irq_enable,
596*4882a593Smuzhiyun 	.irq_eoi	= zynq_gpio_irq_ack,
597*4882a593Smuzhiyun 	.irq_mask	= zynq_gpio_irq_mask,
598*4882a593Smuzhiyun 	.irq_unmask	= zynq_gpio_irq_unmask,
599*4882a593Smuzhiyun 	.irq_set_type	= zynq_gpio_set_irq_type,
600*4882a593Smuzhiyun 	.irq_set_wake	= zynq_gpio_set_wake,
601*4882a593Smuzhiyun 	.irq_request_resources = zynq_gpio_irq_reqres,
602*4882a593Smuzhiyun 	.irq_release_resources = zynq_gpio_irq_relres,
603*4882a593Smuzhiyun 	.flags		= IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED |
604*4882a593Smuzhiyun 			  IRQCHIP_MASK_ON_SUSPEND,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static struct irq_chip zynq_gpio_edge_irqchip = {
608*4882a593Smuzhiyun 	.name		= DRIVER_NAME,
609*4882a593Smuzhiyun 	.irq_enable	= zynq_gpio_irq_enable,
610*4882a593Smuzhiyun 	.irq_ack	= zynq_gpio_irq_ack,
611*4882a593Smuzhiyun 	.irq_mask	= zynq_gpio_irq_mask,
612*4882a593Smuzhiyun 	.irq_unmask	= zynq_gpio_irq_unmask,
613*4882a593Smuzhiyun 	.irq_set_type	= zynq_gpio_set_irq_type,
614*4882a593Smuzhiyun 	.irq_set_wake	= zynq_gpio_set_wake,
615*4882a593Smuzhiyun 	.irq_request_resources = zynq_gpio_irq_reqres,
616*4882a593Smuzhiyun 	.irq_release_resources = zynq_gpio_irq_relres,
617*4882a593Smuzhiyun 	.flags		= IRQCHIP_MASK_ON_SUSPEND,
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
zynq_gpio_handle_bank_irq(struct zynq_gpio * gpio,unsigned int bank_num,unsigned long pending)620*4882a593Smuzhiyun static void zynq_gpio_handle_bank_irq(struct zynq_gpio *gpio,
621*4882a593Smuzhiyun 				      unsigned int bank_num,
622*4882a593Smuzhiyun 				      unsigned long pending)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	unsigned int bank_offset = gpio->p_data->bank_min[bank_num];
625*4882a593Smuzhiyun 	struct irq_domain *irqdomain = gpio->chip.irq.domain;
626*4882a593Smuzhiyun 	int offset;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (!pending)
629*4882a593Smuzhiyun 		return;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	for_each_set_bit(offset, &pending, 32) {
632*4882a593Smuzhiyun 		unsigned int gpio_irq;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		gpio_irq = irq_find_mapping(irqdomain, offset + bank_offset);
635*4882a593Smuzhiyun 		generic_handle_irq(gpio_irq);
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /**
640*4882a593Smuzhiyun  * zynq_gpio_irqhandler - IRQ handler for the gpio banks of a gpio device
641*4882a593Smuzhiyun  * @desc:	irq descriptor instance of the 'irq'
642*4882a593Smuzhiyun  *
643*4882a593Smuzhiyun  * This function reads the Interrupt Status Register of each bank to get the
644*4882a593Smuzhiyun  * gpio pin number which has triggered an interrupt. It then acks the triggered
645*4882a593Smuzhiyun  * interrupt and calls the pin specific handler set by the higher layer
646*4882a593Smuzhiyun  * application for that pin.
647*4882a593Smuzhiyun  * Note: A bug is reported if no handler is set for the gpio pin.
648*4882a593Smuzhiyun  */
zynq_gpio_irqhandler(struct irq_desc * desc)649*4882a593Smuzhiyun static void zynq_gpio_irqhandler(struct irq_desc *desc)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	u32 int_sts, int_enb;
652*4882a593Smuzhiyun 	unsigned int bank_num;
653*4882a593Smuzhiyun 	struct zynq_gpio *gpio =
654*4882a593Smuzhiyun 		gpiochip_get_data(irq_desc_get_handler_data(desc));
655*4882a593Smuzhiyun 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	chained_irq_enter(irqchip, desc);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
660*4882a593Smuzhiyun 		int_sts = readl_relaxed(gpio->base_addr +
661*4882a593Smuzhiyun 					ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
662*4882a593Smuzhiyun 		int_enb = readl_relaxed(gpio->base_addr +
663*4882a593Smuzhiyun 					ZYNQ_GPIO_INTMASK_OFFSET(bank_num));
664*4882a593Smuzhiyun 		zynq_gpio_handle_bank_irq(gpio, bank_num, int_sts & ~int_enb);
665*4882a593Smuzhiyun 		if (gpio->p_data->quirks & GPIO_QUIRK_VERSAL)
666*4882a593Smuzhiyun 			bank_num = bank_num + VERSAL_UNUSED_BANKS;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	chained_irq_exit(irqchip, desc);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
zynq_gpio_save_context(struct zynq_gpio * gpio)672*4882a593Smuzhiyun static void zynq_gpio_save_context(struct zynq_gpio *gpio)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	unsigned int bank_num;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
677*4882a593Smuzhiyun 		gpio->context.datalsw[bank_num] =
678*4882a593Smuzhiyun 				readl_relaxed(gpio->base_addr +
679*4882a593Smuzhiyun 				ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num));
680*4882a593Smuzhiyun 		gpio->context.datamsw[bank_num] =
681*4882a593Smuzhiyun 				readl_relaxed(gpio->base_addr +
682*4882a593Smuzhiyun 				ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num));
683*4882a593Smuzhiyun 		gpio->context.dirm[bank_num] = readl_relaxed(gpio->base_addr +
684*4882a593Smuzhiyun 				ZYNQ_GPIO_DIRM_OFFSET(bank_num));
685*4882a593Smuzhiyun 		gpio->context.int_en[bank_num] = readl_relaxed(gpio->base_addr +
686*4882a593Smuzhiyun 				ZYNQ_GPIO_INTMASK_OFFSET(bank_num));
687*4882a593Smuzhiyun 		gpio->context.int_type[bank_num] =
688*4882a593Smuzhiyun 				readl_relaxed(gpio->base_addr +
689*4882a593Smuzhiyun 				ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
690*4882a593Smuzhiyun 		gpio->context.int_polarity[bank_num] =
691*4882a593Smuzhiyun 				readl_relaxed(gpio->base_addr +
692*4882a593Smuzhiyun 				ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
693*4882a593Smuzhiyun 		gpio->context.int_any[bank_num] =
694*4882a593Smuzhiyun 				readl_relaxed(gpio->base_addr +
695*4882a593Smuzhiyun 				ZYNQ_GPIO_INTANY_OFFSET(bank_num));
696*4882a593Smuzhiyun 		if (gpio->p_data->quirks & GPIO_QUIRK_VERSAL)
697*4882a593Smuzhiyun 			bank_num = bank_num + VERSAL_UNUSED_BANKS;
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
zynq_gpio_restore_context(struct zynq_gpio * gpio)701*4882a593Smuzhiyun static void zynq_gpio_restore_context(struct zynq_gpio *gpio)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	unsigned int bank_num;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
706*4882a593Smuzhiyun 		writel_relaxed(ZYNQ_GPIO_IXR_DISABLE_ALL, gpio->base_addr +
707*4882a593Smuzhiyun 				ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
708*4882a593Smuzhiyun 		writel_relaxed(gpio->context.datalsw[bank_num],
709*4882a593Smuzhiyun 			       gpio->base_addr +
710*4882a593Smuzhiyun 			       ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num));
711*4882a593Smuzhiyun 		writel_relaxed(gpio->context.datamsw[bank_num],
712*4882a593Smuzhiyun 			       gpio->base_addr +
713*4882a593Smuzhiyun 			       ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num));
714*4882a593Smuzhiyun 		writel_relaxed(gpio->context.dirm[bank_num],
715*4882a593Smuzhiyun 			       gpio->base_addr +
716*4882a593Smuzhiyun 			       ZYNQ_GPIO_DIRM_OFFSET(bank_num));
717*4882a593Smuzhiyun 		writel_relaxed(gpio->context.int_type[bank_num],
718*4882a593Smuzhiyun 			       gpio->base_addr +
719*4882a593Smuzhiyun 			       ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
720*4882a593Smuzhiyun 		writel_relaxed(gpio->context.int_polarity[bank_num],
721*4882a593Smuzhiyun 			       gpio->base_addr +
722*4882a593Smuzhiyun 			       ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
723*4882a593Smuzhiyun 		writel_relaxed(gpio->context.int_any[bank_num],
724*4882a593Smuzhiyun 			       gpio->base_addr +
725*4882a593Smuzhiyun 			       ZYNQ_GPIO_INTANY_OFFSET(bank_num));
726*4882a593Smuzhiyun 		writel_relaxed(~(gpio->context.int_en[bank_num]),
727*4882a593Smuzhiyun 			       gpio->base_addr +
728*4882a593Smuzhiyun 			       ZYNQ_GPIO_INTEN_OFFSET(bank_num));
729*4882a593Smuzhiyun 		if (gpio->p_data->quirks & GPIO_QUIRK_VERSAL)
730*4882a593Smuzhiyun 			bank_num = bank_num + VERSAL_UNUSED_BANKS;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
zynq_gpio_suspend(struct device * dev)734*4882a593Smuzhiyun static int __maybe_unused zynq_gpio_suspend(struct device *dev)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct zynq_gpio *gpio = dev_get_drvdata(dev);
737*4882a593Smuzhiyun 	struct irq_data *data = irq_get_irq_data(gpio->irq);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	if (!data) {
740*4882a593Smuzhiyun 		dev_err(dev, "irq_get_irq_data() failed\n");
741*4882a593Smuzhiyun 		return -EINVAL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (!device_may_wakeup(dev))
745*4882a593Smuzhiyun 		disable_irq(gpio->irq);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (!irqd_is_wakeup_set(data)) {
748*4882a593Smuzhiyun 		zynq_gpio_save_context(gpio);
749*4882a593Smuzhiyun 		return pm_runtime_force_suspend(dev);
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
zynq_gpio_resume(struct device * dev)755*4882a593Smuzhiyun static int __maybe_unused zynq_gpio_resume(struct device *dev)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct zynq_gpio *gpio = dev_get_drvdata(dev);
758*4882a593Smuzhiyun 	struct irq_data *data = irq_get_irq_data(gpio->irq);
759*4882a593Smuzhiyun 	int ret;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (!data) {
762*4882a593Smuzhiyun 		dev_err(dev, "irq_get_irq_data() failed\n");
763*4882a593Smuzhiyun 		return -EINVAL;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (!device_may_wakeup(dev))
767*4882a593Smuzhiyun 		enable_irq(gpio->irq);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (!irqd_is_wakeup_set(data)) {
770*4882a593Smuzhiyun 		ret = pm_runtime_force_resume(dev);
771*4882a593Smuzhiyun 		zynq_gpio_restore_context(gpio);
772*4882a593Smuzhiyun 		return ret;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
zynq_gpio_runtime_suspend(struct device * dev)778*4882a593Smuzhiyun static int __maybe_unused zynq_gpio_runtime_suspend(struct device *dev)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct zynq_gpio *gpio = dev_get_drvdata(dev);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	clk_disable_unprepare(gpio->clk);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
zynq_gpio_runtime_resume(struct device * dev)787*4882a593Smuzhiyun static int __maybe_unused zynq_gpio_runtime_resume(struct device *dev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct zynq_gpio *gpio = dev_get_drvdata(dev);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return clk_prepare_enable(gpio->clk);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
zynq_gpio_request(struct gpio_chip * chip,unsigned int offset)794*4882a593Smuzhiyun static int zynq_gpio_request(struct gpio_chip *chip, unsigned int offset)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	int ret;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(chip->parent);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/*
801*4882a593Smuzhiyun 	 * If the device is already active pm_runtime_get() will return 1 on
802*4882a593Smuzhiyun 	 * success, but gpio_request still needs to return 0.
803*4882a593Smuzhiyun 	 */
804*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
zynq_gpio_free(struct gpio_chip * chip,unsigned int offset)807*4882a593Smuzhiyun static void zynq_gpio_free(struct gpio_chip *chip, unsigned int offset)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	pm_runtime_put(chip->parent);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct dev_pm_ops zynq_gpio_dev_pm_ops = {
813*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(zynq_gpio_suspend, zynq_gpio_resume)
814*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(zynq_gpio_runtime_suspend,
815*4882a593Smuzhiyun 			   zynq_gpio_runtime_resume, NULL)
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const struct zynq_platform_data versal_gpio_def = {
819*4882a593Smuzhiyun 	.label = "versal_gpio",
820*4882a593Smuzhiyun 	.quirks = GPIO_QUIRK_VERSAL,
821*4882a593Smuzhiyun 	.ngpio = 58,
822*4882a593Smuzhiyun 	.max_bank = VERSAL_GPIO_MAX_BANK,
823*4882a593Smuzhiyun 	.bank_min[0] = 0,
824*4882a593Smuzhiyun 	.bank_max[0] = 25, /* 0 to 25 are connected to MIOs (26 pins) */
825*4882a593Smuzhiyun 	.bank_min[3] = 26,
826*4882a593Smuzhiyun 	.bank_max[3] = 57, /* Bank 3 is connected to FMIOs (32 pins) */
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static const struct zynq_platform_data pmc_gpio_def = {
830*4882a593Smuzhiyun 	.label = "pmc_gpio",
831*4882a593Smuzhiyun 	.ngpio = 116,
832*4882a593Smuzhiyun 	.max_bank = PMC_GPIO_MAX_BANK,
833*4882a593Smuzhiyun 	.bank_min[0] = 0,
834*4882a593Smuzhiyun 	.bank_max[0] = 25, /* 0 to 25 are connected to MIOs (26 pins) */
835*4882a593Smuzhiyun 	.bank_min[1] = 26,
836*4882a593Smuzhiyun 	.bank_max[1] = 51, /* Bank 1 are connected to MIOs (26 pins) */
837*4882a593Smuzhiyun 	.bank_min[3] = 52,
838*4882a593Smuzhiyun 	.bank_max[3] = 83, /* Bank 3 is connected to EMIOs (32 pins) */
839*4882a593Smuzhiyun 	.bank_min[4] = 84,
840*4882a593Smuzhiyun 	.bank_max[4] = 115, /* Bank 4 is connected to EMIOs (32 pins) */
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static const struct zynq_platform_data zynqmp_gpio_def = {
844*4882a593Smuzhiyun 	.label = "zynqmp_gpio",
845*4882a593Smuzhiyun 	.quirks = GPIO_QUIRK_DATA_RO_BUG,
846*4882a593Smuzhiyun 	.ngpio = ZYNQMP_GPIO_NR_GPIOS,
847*4882a593Smuzhiyun 	.max_bank = ZYNQMP_GPIO_MAX_BANK,
848*4882a593Smuzhiyun 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
849*4882a593Smuzhiyun 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
850*4882a593Smuzhiyun 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
851*4882a593Smuzhiyun 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
852*4882a593Smuzhiyun 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
853*4882a593Smuzhiyun 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
854*4882a593Smuzhiyun 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
855*4882a593Smuzhiyun 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
856*4882a593Smuzhiyun 	.bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
857*4882a593Smuzhiyun 	.bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
858*4882a593Smuzhiyun 	.bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
859*4882a593Smuzhiyun 	.bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun static const struct zynq_platform_data zynq_gpio_def = {
863*4882a593Smuzhiyun 	.label = "zynq_gpio",
864*4882a593Smuzhiyun 	.quirks = ZYNQ_GPIO_QUIRK_IS_ZYNQ | GPIO_QUIRK_DATA_RO_BUG,
865*4882a593Smuzhiyun 	.ngpio = ZYNQ_GPIO_NR_GPIOS,
866*4882a593Smuzhiyun 	.max_bank = ZYNQ_GPIO_MAX_BANK,
867*4882a593Smuzhiyun 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
868*4882a593Smuzhiyun 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
869*4882a593Smuzhiyun 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
870*4882a593Smuzhiyun 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
871*4882a593Smuzhiyun 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
872*4882a593Smuzhiyun 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
873*4882a593Smuzhiyun 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
874*4882a593Smuzhiyun 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun static const struct of_device_id zynq_gpio_of_match[] = {
878*4882a593Smuzhiyun 	{ .compatible = "xlnx,zynq-gpio-1.0", .data = &zynq_gpio_def },
879*4882a593Smuzhiyun 	{ .compatible = "xlnx,zynqmp-gpio-1.0", .data = &zynqmp_gpio_def },
880*4882a593Smuzhiyun 	{ .compatible = "xlnx,versal-gpio-1.0", .data = &versal_gpio_def },
881*4882a593Smuzhiyun 	{ .compatible = "xlnx,pmc-gpio-1.0", .data = &pmc_gpio_def },
882*4882a593Smuzhiyun 	{ /* end of table */ }
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zynq_gpio_of_match);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun /**
887*4882a593Smuzhiyun  * zynq_gpio_probe - Initialization method for a zynq_gpio device
888*4882a593Smuzhiyun  * @pdev:	platform device instance
889*4882a593Smuzhiyun  *
890*4882a593Smuzhiyun  * This function allocates memory resources for the gpio device and registers
891*4882a593Smuzhiyun  * all the banks of the device. It will also set up interrupts for the gpio
892*4882a593Smuzhiyun  * pins.
893*4882a593Smuzhiyun  * Note: Interrupts are disabled for all the banks during initialization.
894*4882a593Smuzhiyun  *
895*4882a593Smuzhiyun  * Return: 0 on success, negative error otherwise.
896*4882a593Smuzhiyun  */
zynq_gpio_probe(struct platform_device * pdev)897*4882a593Smuzhiyun static int zynq_gpio_probe(struct platform_device *pdev)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	int ret, bank_num;
900*4882a593Smuzhiyun 	struct zynq_gpio *gpio;
901*4882a593Smuzhiyun 	struct gpio_chip *chip;
902*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
903*4882a593Smuzhiyun 	const struct of_device_id *match;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
906*4882a593Smuzhiyun 	if (!gpio)
907*4882a593Smuzhiyun 		return -ENOMEM;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	match = of_match_node(zynq_gpio_of_match, pdev->dev.of_node);
910*4882a593Smuzhiyun 	if (!match) {
911*4882a593Smuzhiyun 		dev_err(&pdev->dev, "of_match_node() failed\n");
912*4882a593Smuzhiyun 		return -EINVAL;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 	gpio->p_data = match->data;
915*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gpio);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	gpio->base_addr = devm_platform_ioremap_resource(pdev, 0);
918*4882a593Smuzhiyun 	if (IS_ERR(gpio->base_addr))
919*4882a593Smuzhiyun 		return PTR_ERR(gpio->base_addr);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	gpio->irq = platform_get_irq(pdev, 0);
922*4882a593Smuzhiyun 	if (gpio->irq < 0)
923*4882a593Smuzhiyun 		return gpio->irq;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* configure the gpio chip */
926*4882a593Smuzhiyun 	chip = &gpio->chip;
927*4882a593Smuzhiyun 	chip->label = gpio->p_data->label;
928*4882a593Smuzhiyun 	chip->owner = THIS_MODULE;
929*4882a593Smuzhiyun 	chip->parent = &pdev->dev;
930*4882a593Smuzhiyun 	chip->get = zynq_gpio_get_value;
931*4882a593Smuzhiyun 	chip->set = zynq_gpio_set_value;
932*4882a593Smuzhiyun 	chip->request = zynq_gpio_request;
933*4882a593Smuzhiyun 	chip->free = zynq_gpio_free;
934*4882a593Smuzhiyun 	chip->direction_input = zynq_gpio_dir_in;
935*4882a593Smuzhiyun 	chip->direction_output = zynq_gpio_dir_out;
936*4882a593Smuzhiyun 	chip->get_direction = zynq_gpio_get_direction;
937*4882a593Smuzhiyun 	chip->base = of_alias_get_id(pdev->dev.of_node, "gpio");
938*4882a593Smuzhiyun 	chip->ngpio = gpio->p_data->ngpio;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Retrieve GPIO clock */
941*4882a593Smuzhiyun 	gpio->clk = devm_clk_get(&pdev->dev, NULL);
942*4882a593Smuzhiyun 	if (IS_ERR(gpio->clk))
943*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(gpio->clk), "input clock not found.\n");
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	ret = clk_prepare_enable(gpio->clk);
946*4882a593Smuzhiyun 	if (ret) {
947*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to enable clock.\n");
948*4882a593Smuzhiyun 		return ret;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	spin_lock_init(&gpio->dirlock);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
954*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
955*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(&pdev->dev);
956*4882a593Smuzhiyun 	if (ret < 0)
957*4882a593Smuzhiyun 		goto err_pm_dis;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* disable interrupts for all banks */
960*4882a593Smuzhiyun 	for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
961*4882a593Smuzhiyun 		writel_relaxed(ZYNQ_GPIO_IXR_DISABLE_ALL, gpio->base_addr +
962*4882a593Smuzhiyun 			       ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
963*4882a593Smuzhiyun 		if (gpio->p_data->quirks & GPIO_QUIRK_VERSAL)
964*4882a593Smuzhiyun 			bank_num = bank_num + VERSAL_UNUSED_BANKS;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Set up the GPIO irqchip */
968*4882a593Smuzhiyun 	girq = &chip->irq;
969*4882a593Smuzhiyun 	girq->chip = &zynq_gpio_edge_irqchip;
970*4882a593Smuzhiyun 	girq->parent_handler = zynq_gpio_irqhandler;
971*4882a593Smuzhiyun 	girq->num_parents = 1;
972*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(&pdev->dev, 1,
973*4882a593Smuzhiyun 				     sizeof(*girq->parents),
974*4882a593Smuzhiyun 				     GFP_KERNEL);
975*4882a593Smuzhiyun 	if (!girq->parents) {
976*4882a593Smuzhiyun 		ret = -ENOMEM;
977*4882a593Smuzhiyun 		goto err_pm_put;
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 	girq->parents[0] = gpio->irq;
980*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
981*4882a593Smuzhiyun 	girq->handler = handle_level_irq;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* report a bug if gpio chip registration fails */
984*4882a593Smuzhiyun 	ret = gpiochip_add_data(chip, gpio);
985*4882a593Smuzhiyun 	if (ret) {
986*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add gpio chip\n");
987*4882a593Smuzhiyun 		goto err_pm_put;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	irq_set_status_flags(gpio->irq, IRQ_DISABLE_UNLAZY);
991*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, 1);
992*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun err_pm_put:
997*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
998*4882a593Smuzhiyun err_pm_dis:
999*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1000*4882a593Smuzhiyun 	clk_disable_unprepare(gpio->clk);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	return ret;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun /**
1006*4882a593Smuzhiyun  * zynq_gpio_remove - Driver removal function
1007*4882a593Smuzhiyun  * @pdev:	platform device instance
1008*4882a593Smuzhiyun  *
1009*4882a593Smuzhiyun  * Return: 0 always
1010*4882a593Smuzhiyun  */
zynq_gpio_remove(struct platform_device * pdev)1011*4882a593Smuzhiyun static int zynq_gpio_remove(struct platform_device *pdev)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct zynq_gpio *gpio = platform_get_drvdata(pdev);
1014*4882a593Smuzhiyun 	int ret;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
1017*4882a593Smuzhiyun 	if (ret < 0)
1018*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "pm_runtime_get_sync() Failed\n");
1019*4882a593Smuzhiyun 	gpiochip_remove(&gpio->chip);
1020*4882a593Smuzhiyun 	clk_disable_unprepare(gpio->clk);
1021*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, 0);
1022*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1023*4882a593Smuzhiyun 	return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static struct platform_driver zynq_gpio_driver = {
1027*4882a593Smuzhiyun 	.driver	= {
1028*4882a593Smuzhiyun 		.name = DRIVER_NAME,
1029*4882a593Smuzhiyun 		.pm = &zynq_gpio_dev_pm_ops,
1030*4882a593Smuzhiyun 		.of_match_table = zynq_gpio_of_match,
1031*4882a593Smuzhiyun 	},
1032*4882a593Smuzhiyun 	.probe = zynq_gpio_probe,
1033*4882a593Smuzhiyun 	.remove = zynq_gpio_remove,
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun /**
1037*4882a593Smuzhiyun  * zynq_gpio_init - Initial driver registration call
1038*4882a593Smuzhiyun  *
1039*4882a593Smuzhiyun  * Return: value from platform_driver_register
1040*4882a593Smuzhiyun  */
zynq_gpio_init(void)1041*4882a593Smuzhiyun static int __init zynq_gpio_init(void)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	return platform_driver_register(&zynq_gpio_driver);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun postcore_initcall(zynq_gpio_init);
1046*4882a593Smuzhiyun 
zynq_gpio_exit(void)1047*4882a593Smuzhiyun static void __exit zynq_gpio_exit(void)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	platform_driver_unregister(&zynq_gpio_driver);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun module_exit(zynq_gpio_exit);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx Inc.");
1054*4882a593Smuzhiyun MODULE_DESCRIPTION("Zynq GPIO driver");
1055*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1056