1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ZTE ZX296702 GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Jun Nie <jun.nie@linaro.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2015 Linaro Ltd.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/gpio/driver.h>
13*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ZX_GPIO_DIR 0x00
23*4882a593Smuzhiyun #define ZX_GPIO_IVE 0x04
24*4882a593Smuzhiyun #define ZX_GPIO_IV 0x08
25*4882a593Smuzhiyun #define ZX_GPIO_IEP 0x0C
26*4882a593Smuzhiyun #define ZX_GPIO_IEN 0x10
27*4882a593Smuzhiyun #define ZX_GPIO_DI 0x14
28*4882a593Smuzhiyun #define ZX_GPIO_DO1 0x18
29*4882a593Smuzhiyun #define ZX_GPIO_DO0 0x1C
30*4882a593Smuzhiyun #define ZX_GPIO_DO 0x20
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define ZX_GPIO_IM 0x28
33*4882a593Smuzhiyun #define ZX_GPIO_IE 0x2C
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define ZX_GPIO_MIS 0x30
36*4882a593Smuzhiyun #define ZX_GPIO_IC 0x34
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define ZX_GPIO_NR 16
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct zx_gpio {
41*4882a593Smuzhiyun raw_spinlock_t lock;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun void __iomem *base;
44*4882a593Smuzhiyun struct gpio_chip gc;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
zx_direction_input(struct gpio_chip * gc,unsigned offset)47*4882a593Smuzhiyun static int zx_direction_input(struct gpio_chip *gc, unsigned offset)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
50*4882a593Smuzhiyun unsigned long flags;
51*4882a593Smuzhiyun u16 gpiodir;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (offset >= gc->ngpio)
54*4882a593Smuzhiyun return -EINVAL;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
57*4882a593Smuzhiyun gpiodir = readw_relaxed(chip->base + ZX_GPIO_DIR);
58*4882a593Smuzhiyun gpiodir &= ~BIT(offset);
59*4882a593Smuzhiyun writew_relaxed(gpiodir, chip->base + ZX_GPIO_DIR);
60*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
zx_direction_output(struct gpio_chip * gc,unsigned offset,int value)65*4882a593Smuzhiyun static int zx_direction_output(struct gpio_chip *gc, unsigned offset,
66*4882a593Smuzhiyun int value)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
69*4882a593Smuzhiyun unsigned long flags;
70*4882a593Smuzhiyun u16 gpiodir;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (offset >= gc->ngpio)
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
76*4882a593Smuzhiyun gpiodir = readw_relaxed(chip->base + ZX_GPIO_DIR);
77*4882a593Smuzhiyun gpiodir |= BIT(offset);
78*4882a593Smuzhiyun writew_relaxed(gpiodir, chip->base + ZX_GPIO_DIR);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (value)
81*4882a593Smuzhiyun writew_relaxed(BIT(offset), chip->base + ZX_GPIO_DO1);
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun writew_relaxed(BIT(offset), chip->base + ZX_GPIO_DO0);
84*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
zx_get_value(struct gpio_chip * gc,unsigned offset)89*4882a593Smuzhiyun static int zx_get_value(struct gpio_chip *gc, unsigned offset)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return !!(readw_relaxed(chip->base + ZX_GPIO_DI) & BIT(offset));
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
zx_set_value(struct gpio_chip * gc,unsigned offset,int value)96*4882a593Smuzhiyun static void zx_set_value(struct gpio_chip *gc, unsigned offset, int value)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (value)
101*4882a593Smuzhiyun writew_relaxed(BIT(offset), chip->base + ZX_GPIO_DO1);
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun writew_relaxed(BIT(offset), chip->base + ZX_GPIO_DO0);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
zx_irq_type(struct irq_data * d,unsigned trigger)106*4882a593Smuzhiyun static int zx_irq_type(struct irq_data *d, unsigned trigger)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
109*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
110*4882a593Smuzhiyun int offset = irqd_to_hwirq(d);
111*4882a593Smuzhiyun unsigned long flags;
112*4882a593Smuzhiyun u16 gpiois, gpioi_epos, gpioi_eneg, gpioiev;
113*4882a593Smuzhiyun u16 bit = BIT(offset);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (offset < 0 || offset >= ZX_GPIO_NR)
116*4882a593Smuzhiyun return -EINVAL;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun gpioiev = readw_relaxed(chip->base + ZX_GPIO_IV);
121*4882a593Smuzhiyun gpiois = readw_relaxed(chip->base + ZX_GPIO_IVE);
122*4882a593Smuzhiyun gpioi_epos = readw_relaxed(chip->base + ZX_GPIO_IEP);
123*4882a593Smuzhiyun gpioi_eneg = readw_relaxed(chip->base + ZX_GPIO_IEN);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
126*4882a593Smuzhiyun gpiois |= bit;
127*4882a593Smuzhiyun if (trigger & IRQ_TYPE_LEVEL_HIGH)
128*4882a593Smuzhiyun gpioiev |= bit;
129*4882a593Smuzhiyun else
130*4882a593Smuzhiyun gpioiev &= ~bit;
131*4882a593Smuzhiyun } else
132*4882a593Smuzhiyun gpiois &= ~bit;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
135*4882a593Smuzhiyun gpioi_epos |= bit;
136*4882a593Smuzhiyun gpioi_eneg |= bit;
137*4882a593Smuzhiyun } else {
138*4882a593Smuzhiyun if (trigger & IRQ_TYPE_EDGE_RISING) {
139*4882a593Smuzhiyun gpioi_epos |= bit;
140*4882a593Smuzhiyun gpioi_eneg &= ~bit;
141*4882a593Smuzhiyun } else if (trigger & IRQ_TYPE_EDGE_FALLING) {
142*4882a593Smuzhiyun gpioi_eneg |= bit;
143*4882a593Smuzhiyun gpioi_epos &= ~bit;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun writew_relaxed(gpiois, chip->base + ZX_GPIO_IVE);
148*4882a593Smuzhiyun writew_relaxed(gpioi_epos, chip->base + ZX_GPIO_IEP);
149*4882a593Smuzhiyun writew_relaxed(gpioi_eneg, chip->base + ZX_GPIO_IEN);
150*4882a593Smuzhiyun writew_relaxed(gpioiev, chip->base + ZX_GPIO_IV);
151*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
zx_irq_handler(struct irq_desc * desc)156*4882a593Smuzhiyun static void zx_irq_handler(struct irq_desc *desc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun unsigned long pending;
159*4882a593Smuzhiyun int offset;
160*4882a593Smuzhiyun struct gpio_chip *gc = irq_desc_get_handler_data(desc);
161*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
162*4882a593Smuzhiyun struct irq_chip *irqchip = irq_desc_get_chip(desc);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun chained_irq_enter(irqchip, desc);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun pending = readw_relaxed(chip->base + ZX_GPIO_MIS);
167*4882a593Smuzhiyun writew_relaxed(pending, chip->base + ZX_GPIO_IC);
168*4882a593Smuzhiyun if (pending) {
169*4882a593Smuzhiyun for_each_set_bit(offset, &pending, ZX_GPIO_NR)
170*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(gc->irq.domain,
171*4882a593Smuzhiyun offset));
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun chained_irq_exit(irqchip, desc);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
zx_irq_mask(struct irq_data * d)177*4882a593Smuzhiyun static void zx_irq_mask(struct irq_data *d)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
180*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
181*4882a593Smuzhiyun u16 mask = BIT(irqd_to_hwirq(d) % ZX_GPIO_NR);
182*4882a593Smuzhiyun u16 gpioie;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun raw_spin_lock(&chip->lock);
185*4882a593Smuzhiyun gpioie = readw_relaxed(chip->base + ZX_GPIO_IM) | mask;
186*4882a593Smuzhiyun writew_relaxed(gpioie, chip->base + ZX_GPIO_IM);
187*4882a593Smuzhiyun gpioie = readw_relaxed(chip->base + ZX_GPIO_IE) & ~mask;
188*4882a593Smuzhiyun writew_relaxed(gpioie, chip->base + ZX_GPIO_IE);
189*4882a593Smuzhiyun raw_spin_unlock(&chip->lock);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
zx_irq_unmask(struct irq_data * d)192*4882a593Smuzhiyun static void zx_irq_unmask(struct irq_data *d)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
195*4882a593Smuzhiyun struct zx_gpio *chip = gpiochip_get_data(gc);
196*4882a593Smuzhiyun u16 mask = BIT(irqd_to_hwirq(d) % ZX_GPIO_NR);
197*4882a593Smuzhiyun u16 gpioie;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun raw_spin_lock(&chip->lock);
200*4882a593Smuzhiyun gpioie = readw_relaxed(chip->base + ZX_GPIO_IM) & ~mask;
201*4882a593Smuzhiyun writew_relaxed(gpioie, chip->base + ZX_GPIO_IM);
202*4882a593Smuzhiyun gpioie = readw_relaxed(chip->base + ZX_GPIO_IE) | mask;
203*4882a593Smuzhiyun writew_relaxed(gpioie, chip->base + ZX_GPIO_IE);
204*4882a593Smuzhiyun raw_spin_unlock(&chip->lock);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static struct irq_chip zx_irqchip = {
208*4882a593Smuzhiyun .name = "zx-gpio",
209*4882a593Smuzhiyun .irq_mask = zx_irq_mask,
210*4882a593Smuzhiyun .irq_unmask = zx_irq_unmask,
211*4882a593Smuzhiyun .irq_set_type = zx_irq_type,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
zx_gpio_probe(struct platform_device * pdev)214*4882a593Smuzhiyun static int zx_gpio_probe(struct platform_device *pdev)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct device *dev = &pdev->dev;
217*4882a593Smuzhiyun struct zx_gpio *chip;
218*4882a593Smuzhiyun struct gpio_irq_chip *girq;
219*4882a593Smuzhiyun int irq, id, ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
222*4882a593Smuzhiyun if (!chip)
223*4882a593Smuzhiyun return -ENOMEM;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun chip->base = devm_platform_ioremap_resource(pdev, 0);
226*4882a593Smuzhiyun if (IS_ERR(chip->base))
227*4882a593Smuzhiyun return PTR_ERR(chip->base);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun id = of_alias_get_id(dev->of_node, "gpio");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun raw_spin_lock_init(&chip->lock);
232*4882a593Smuzhiyun chip->gc.request = gpiochip_generic_request;
233*4882a593Smuzhiyun chip->gc.free = gpiochip_generic_free;
234*4882a593Smuzhiyun chip->gc.direction_input = zx_direction_input;
235*4882a593Smuzhiyun chip->gc.direction_output = zx_direction_output;
236*4882a593Smuzhiyun chip->gc.get = zx_get_value;
237*4882a593Smuzhiyun chip->gc.set = zx_set_value;
238*4882a593Smuzhiyun chip->gc.base = ZX_GPIO_NR * id;
239*4882a593Smuzhiyun chip->gc.ngpio = ZX_GPIO_NR;
240*4882a593Smuzhiyun chip->gc.label = dev_name(dev);
241*4882a593Smuzhiyun chip->gc.parent = dev;
242*4882a593Smuzhiyun chip->gc.owner = THIS_MODULE;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * irq_chip support
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun writew_relaxed(0xffff, chip->base + ZX_GPIO_IM);
248*4882a593Smuzhiyun writew_relaxed(0, chip->base + ZX_GPIO_IE);
249*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
250*4882a593Smuzhiyun if (irq < 0)
251*4882a593Smuzhiyun return irq;
252*4882a593Smuzhiyun girq = &chip->gc.irq;
253*4882a593Smuzhiyun girq->chip = &zx_irqchip;
254*4882a593Smuzhiyun girq->parent_handler = zx_irq_handler;
255*4882a593Smuzhiyun girq->num_parents = 1;
256*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, 1,
257*4882a593Smuzhiyun sizeof(*girq->parents),
258*4882a593Smuzhiyun GFP_KERNEL);
259*4882a593Smuzhiyun if (!girq->parents)
260*4882a593Smuzhiyun return -ENOMEM;
261*4882a593Smuzhiyun girq->parents[0] = irq;
262*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
263*4882a593Smuzhiyun girq->handler = handle_simple_irq;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = gpiochip_add_data(&chip->gc, chip);
266*4882a593Smuzhiyun if (ret)
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun platform_set_drvdata(pdev, chip);
270*4882a593Smuzhiyun dev_info(dev, "ZX GPIO chip registered\n");
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const struct of_device_id zx_gpio_match[] = {
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun .compatible = "zte,zx296702-gpio",
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun { },
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static struct platform_driver zx_gpio_driver = {
283*4882a593Smuzhiyun .probe = zx_gpio_probe,
284*4882a593Smuzhiyun .driver = {
285*4882a593Smuzhiyun .name = "zx_gpio",
286*4882a593Smuzhiyun .of_match_table = of_match_ptr(zx_gpio_match),
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun builtin_platform_driver(zx_gpio_driver)
290