1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * GPIO controller in LSI ZEVIO SoCs.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Fabian Vogt <fabian@ritter-vogt.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/spinlock.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_gpio.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/gpio/driver.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * Memory layout:
20*4882a593Smuzhiyun * This chip has four gpio sections, each controls 8 GPIOs.
21*4882a593Smuzhiyun * Bit 0 in section 0 is GPIO 0, bit 2 in section 1 is GPIO 10.
22*4882a593Smuzhiyun * Disclaimer: Reverse engineered!
23*4882a593Smuzhiyun * For more information refer to:
24*4882a593Smuzhiyun * http://hackspire.unsads.com/wiki/index.php/Memory-mapped_I/O_ports#90000000_-_General_Purpose_I.2FO_.28GPIO.29
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * 0x00-0x3F: Section 0
27*4882a593Smuzhiyun * +0x00: Masked interrupt status (read-only)
28*4882a593Smuzhiyun * +0x04: R: Interrupt status W: Reset interrupt status
29*4882a593Smuzhiyun * +0x08: R: Interrupt mask W: Mask interrupt
30*4882a593Smuzhiyun * +0x0C: W: Unmask interrupt (write-only)
31*4882a593Smuzhiyun * +0x10: Direction: I/O=1/0
32*4882a593Smuzhiyun * +0x14: Output
33*4882a593Smuzhiyun * +0x18: Input (read-only)
34*4882a593Smuzhiyun * +0x20: R: Level interrupt W: Set as level interrupt
35*4882a593Smuzhiyun * 0x40-0x7F: Section 1
36*4882a593Smuzhiyun * 0x80-0xBF: Section 2
37*4882a593Smuzhiyun * 0xC0-0xFF: Section 3
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define ZEVIO_GPIO_SECTION_SIZE 0x40
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Offsets to various registers */
43*4882a593Smuzhiyun #define ZEVIO_GPIO_INT_MASKED_STATUS 0x00
44*4882a593Smuzhiyun #define ZEVIO_GPIO_INT_STATUS 0x04
45*4882a593Smuzhiyun #define ZEVIO_GPIO_INT_UNMASK 0x08
46*4882a593Smuzhiyun #define ZEVIO_GPIO_INT_MASK 0x0C
47*4882a593Smuzhiyun #define ZEVIO_GPIO_DIRECTION 0x10
48*4882a593Smuzhiyun #define ZEVIO_GPIO_OUTPUT 0x14
49*4882a593Smuzhiyun #define ZEVIO_GPIO_INPUT 0x18
50*4882a593Smuzhiyun #define ZEVIO_GPIO_INT_STICKY 0x20
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Bit number of GPIO in its section */
53*4882a593Smuzhiyun #define ZEVIO_GPIO_BIT(gpio) (gpio&7)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct zevio_gpio {
56*4882a593Smuzhiyun spinlock_t lock;
57*4882a593Smuzhiyun struct of_mm_gpio_chip chip;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
zevio_gpio_port_get(struct zevio_gpio * c,unsigned pin,unsigned port_offset)60*4882a593Smuzhiyun static inline u32 zevio_gpio_port_get(struct zevio_gpio *c, unsigned pin,
61*4882a593Smuzhiyun unsigned port_offset)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
64*4882a593Smuzhiyun return readl(IOMEM(c->chip.regs + section_offset + port_offset));
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
zevio_gpio_port_set(struct zevio_gpio * c,unsigned pin,unsigned port_offset,u32 val)67*4882a593Smuzhiyun static inline void zevio_gpio_port_set(struct zevio_gpio *c, unsigned pin,
68*4882a593Smuzhiyun unsigned port_offset, u32 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
71*4882a593Smuzhiyun writel(val, IOMEM(c->chip.regs + section_offset + port_offset));
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Functions for struct gpio_chip */
zevio_gpio_get(struct gpio_chip * chip,unsigned pin)75*4882a593Smuzhiyun static int zevio_gpio_get(struct gpio_chip *chip, unsigned pin)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct zevio_gpio *controller = gpiochip_get_data(chip);
78*4882a593Smuzhiyun u32 val, dir;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun spin_lock(&controller->lock);
81*4882a593Smuzhiyun dir = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
82*4882a593Smuzhiyun if (dir & BIT(ZEVIO_GPIO_BIT(pin)))
83*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_INPUT);
84*4882a593Smuzhiyun else
85*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
86*4882a593Smuzhiyun spin_unlock(&controller->lock);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return (val >> ZEVIO_GPIO_BIT(pin)) & 0x1;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
zevio_gpio_set(struct gpio_chip * chip,unsigned pin,int value)91*4882a593Smuzhiyun static void zevio_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct zevio_gpio *controller = gpiochip_get_data(chip);
94*4882a593Smuzhiyun u32 val;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun spin_lock(&controller->lock);
97*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
98*4882a593Smuzhiyun if (value)
99*4882a593Smuzhiyun val |= BIT(ZEVIO_GPIO_BIT(pin));
100*4882a593Smuzhiyun else
101*4882a593Smuzhiyun val &= ~BIT(ZEVIO_GPIO_BIT(pin));
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
104*4882a593Smuzhiyun spin_unlock(&controller->lock);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
zevio_gpio_direction_input(struct gpio_chip * chip,unsigned pin)107*4882a593Smuzhiyun static int zevio_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct zevio_gpio *controller = gpiochip_get_data(chip);
110*4882a593Smuzhiyun u32 val;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun spin_lock(&controller->lock);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
115*4882a593Smuzhiyun val |= BIT(ZEVIO_GPIO_BIT(pin));
116*4882a593Smuzhiyun zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun spin_unlock(&controller->lock);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
zevio_gpio_direction_output(struct gpio_chip * chip,unsigned pin,int value)123*4882a593Smuzhiyun static int zevio_gpio_direction_output(struct gpio_chip *chip,
124*4882a593Smuzhiyun unsigned pin, int value)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct zevio_gpio *controller = gpiochip_get_data(chip);
127*4882a593Smuzhiyun u32 val;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun spin_lock(&controller->lock);
130*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
131*4882a593Smuzhiyun if (value)
132*4882a593Smuzhiyun val |= BIT(ZEVIO_GPIO_BIT(pin));
133*4882a593Smuzhiyun else
134*4882a593Smuzhiyun val &= ~BIT(ZEVIO_GPIO_BIT(pin));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
137*4882a593Smuzhiyun val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
138*4882a593Smuzhiyun val &= ~BIT(ZEVIO_GPIO_BIT(pin));
139*4882a593Smuzhiyun zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun spin_unlock(&controller->lock);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
zevio_gpio_to_irq(struct gpio_chip * chip,unsigned pin)146*4882a593Smuzhiyun static int zevio_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * TODO: Implement IRQs.
150*4882a593Smuzhiyun * Not implemented yet due to weird lockups
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return -ENXIO;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct gpio_chip zevio_gpio_chip = {
157*4882a593Smuzhiyun .direction_input = zevio_gpio_direction_input,
158*4882a593Smuzhiyun .direction_output = zevio_gpio_direction_output,
159*4882a593Smuzhiyun .set = zevio_gpio_set,
160*4882a593Smuzhiyun .get = zevio_gpio_get,
161*4882a593Smuzhiyun .to_irq = zevio_gpio_to_irq,
162*4882a593Smuzhiyun .base = 0,
163*4882a593Smuzhiyun .owner = THIS_MODULE,
164*4882a593Smuzhiyun .ngpio = 32,
165*4882a593Smuzhiyun .of_gpio_n_cells = 2,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Initialization */
zevio_gpio_probe(struct platform_device * pdev)169*4882a593Smuzhiyun static int zevio_gpio_probe(struct platform_device *pdev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct zevio_gpio *controller;
172*4882a593Smuzhiyun int status, i;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun controller = devm_kzalloc(&pdev->dev, sizeof(*controller), GFP_KERNEL);
175*4882a593Smuzhiyun if (!controller)
176*4882a593Smuzhiyun return -ENOMEM;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun platform_set_drvdata(pdev, controller);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Copy our reference */
181*4882a593Smuzhiyun controller->chip.gc = zevio_gpio_chip;
182*4882a593Smuzhiyun controller->chip.gc.parent = &pdev->dev;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun status = of_mm_gpiochip_add_data(pdev->dev.of_node,
185*4882a593Smuzhiyun &(controller->chip),
186*4882a593Smuzhiyun controller);
187*4882a593Smuzhiyun if (status) {
188*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add gpiochip: %d\n", status);
189*4882a593Smuzhiyun return status;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun spin_lock_init(&controller->lock);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Disable interrupts, they only cause errors */
195*4882a593Smuzhiyun for (i = 0; i < controller->chip.gc.ngpio; i += 8)
196*4882a593Smuzhiyun zevio_gpio_port_set(controller, i, ZEVIO_GPIO_INT_MASK, 0xFF);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun dev_dbg(controller->chip.gc.parent, "ZEVIO GPIO controller set up!\n");
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct of_device_id zevio_gpio_of_match[] = {
204*4882a593Smuzhiyun { .compatible = "lsi,zevio-gpio", },
205*4882a593Smuzhiyun { },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct platform_driver zevio_gpio_driver = {
209*4882a593Smuzhiyun .driver = {
210*4882a593Smuzhiyun .name = "gpio-zevio",
211*4882a593Smuzhiyun .of_match_table = zevio_gpio_of_match,
212*4882a593Smuzhiyun .suppress_bind_attrs = true,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun .probe = zevio_gpio_probe,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun builtin_platform_driver(zevio_gpio_driver);
217