1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2003-2015 Broadcom Corporation
4*4882a593Smuzhiyun * All Rights Reserved
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/gpio/driver.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
14*4882a593Smuzhiyun #include <linux/acpi.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * XLP GPIO has multiple 32 bit registers for each feature where each register
18*4882a593Smuzhiyun * controls 32 pins. So, pins up to 64 require 2 32-bit registers and up to 96
19*4882a593Smuzhiyun * require 3 32-bit registers for each feature.
20*4882a593Smuzhiyun * Here we only define offset of the first register for each feature. Offset of
21*4882a593Smuzhiyun * the registers for pins greater than 32 can be calculated as following(Use
22*4882a593Smuzhiyun * GPIO_INT_STAT as example):
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * offset = (gpio / XLP_GPIO_REGSZ) * 4;
25*4882a593Smuzhiyun * reg_addr = addr + offset;
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * where addr is base address of the that feature register and gpio is the pin.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun #define GPIO_OUTPUT_EN 0x00
30*4882a593Smuzhiyun #define GPIO_PADDRV 0x08
31*4882a593Smuzhiyun #define GPIO_INT_EN00 0x18
32*4882a593Smuzhiyun #define GPIO_INT_EN10 0x20
33*4882a593Smuzhiyun #define GPIO_INT_EN20 0x28
34*4882a593Smuzhiyun #define GPIO_INT_EN30 0x30
35*4882a593Smuzhiyun #define GPIO_INT_POL 0x38
36*4882a593Smuzhiyun #define GPIO_INT_TYPE 0x40
37*4882a593Smuzhiyun #define GPIO_INT_STAT 0x48
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define GPIO_9XX_BYTESWAP 0X00
40*4882a593Smuzhiyun #define GPIO_9XX_CTRL 0X04
41*4882a593Smuzhiyun #define GPIO_9XX_OUTPUT_EN 0x14
42*4882a593Smuzhiyun #define GPIO_9XX_PADDRV 0x24
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * Only for 4 interrupt enable reg are defined for now,
45*4882a593Smuzhiyun * total reg available are 12.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define GPIO_9XX_INT_EN00 0x44
48*4882a593Smuzhiyun #define GPIO_9XX_INT_EN10 0x54
49*4882a593Smuzhiyun #define GPIO_9XX_INT_EN20 0x64
50*4882a593Smuzhiyun #define GPIO_9XX_INT_EN30 0x74
51*4882a593Smuzhiyun #define GPIO_9XX_INT_POL 0x104
52*4882a593Smuzhiyun #define GPIO_9XX_INT_TYPE 0x114
53*4882a593Smuzhiyun #define GPIO_9XX_INT_STAT 0x124
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define GPIO_3XX_INT_EN00 0x18
56*4882a593Smuzhiyun #define GPIO_3XX_INT_EN10 0x20
57*4882a593Smuzhiyun #define GPIO_3XX_INT_EN20 0x28
58*4882a593Smuzhiyun #define GPIO_3XX_INT_EN30 0x30
59*4882a593Smuzhiyun #define GPIO_3XX_INT_POL 0x78
60*4882a593Smuzhiyun #define GPIO_3XX_INT_TYPE 0x80
61*4882a593Smuzhiyun #define GPIO_3XX_INT_STAT 0x88
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Interrupt type register mask */
64*4882a593Smuzhiyun #define XLP_GPIO_IRQ_TYPE_LVL 0x0
65*4882a593Smuzhiyun #define XLP_GPIO_IRQ_TYPE_EDGE 0x1
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Interrupt polarity register mask */
68*4882a593Smuzhiyun #define XLP_GPIO_IRQ_POL_HIGH 0x0
69*4882a593Smuzhiyun #define XLP_GPIO_IRQ_POL_LOW 0x1
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define XLP_GPIO_REGSZ 32
72*4882a593Smuzhiyun #define XLP_GPIO_IRQ_BASE 768
73*4882a593Smuzhiyun #define XLP_MAX_NR_GPIO 96
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* XLP variants supported by this driver */
76*4882a593Smuzhiyun enum {
77*4882a593Smuzhiyun XLP_GPIO_VARIANT_XLP832 = 1,
78*4882a593Smuzhiyun XLP_GPIO_VARIANT_XLP316,
79*4882a593Smuzhiyun XLP_GPIO_VARIANT_XLP208,
80*4882a593Smuzhiyun XLP_GPIO_VARIANT_XLP980,
81*4882a593Smuzhiyun XLP_GPIO_VARIANT_XLP532,
82*4882a593Smuzhiyun GPIO_VARIANT_VULCAN
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct xlp_gpio_priv {
86*4882a593Smuzhiyun struct gpio_chip chip;
87*4882a593Smuzhiyun DECLARE_BITMAP(gpio_enabled_mask, XLP_MAX_NR_GPIO);
88*4882a593Smuzhiyun void __iomem *gpio_intr_en; /* pointer to first intr enable reg */
89*4882a593Smuzhiyun void __iomem *gpio_intr_stat; /* pointer to first intr status reg */
90*4882a593Smuzhiyun void __iomem *gpio_intr_type; /* pointer to first intr type reg */
91*4882a593Smuzhiyun void __iomem *gpio_intr_pol; /* pointer to first intr polarity reg */
92*4882a593Smuzhiyun void __iomem *gpio_out_en; /* pointer to first output enable reg */
93*4882a593Smuzhiyun void __iomem *gpio_paddrv; /* pointer to first pad drive reg */
94*4882a593Smuzhiyun spinlock_t lock;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
xlp_gpio_get_reg(void __iomem * addr,unsigned gpio)97*4882a593Smuzhiyun static int xlp_gpio_get_reg(void __iomem *addr, unsigned gpio)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 pos, regset;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun pos = gpio % XLP_GPIO_REGSZ;
102*4882a593Smuzhiyun regset = (gpio / XLP_GPIO_REGSZ) * 4;
103*4882a593Smuzhiyun return !!(readl(addr + regset) & BIT(pos));
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
xlp_gpio_set_reg(void __iomem * addr,unsigned gpio,int state)106*4882a593Smuzhiyun static void xlp_gpio_set_reg(void __iomem *addr, unsigned gpio, int state)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 value, pos, regset;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun pos = gpio % XLP_GPIO_REGSZ;
111*4882a593Smuzhiyun regset = (gpio / XLP_GPIO_REGSZ) * 4;
112*4882a593Smuzhiyun value = readl(addr + regset);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (state)
115*4882a593Smuzhiyun value |= BIT(pos);
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun value &= ~BIT(pos);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun writel(value, addr + regset);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
xlp_gpio_irq_disable(struct irq_data * d)122*4882a593Smuzhiyun static void xlp_gpio_irq_disable(struct irq_data *d)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
125*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
126*4882a593Smuzhiyun unsigned long flags;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
129*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
130*4882a593Smuzhiyun __clear_bit(d->hwirq, priv->gpio_enabled_mask);
131*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
xlp_gpio_irq_mask_ack(struct irq_data * d)134*4882a593Smuzhiyun static void xlp_gpio_irq_mask_ack(struct irq_data *d)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
137*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
138*4882a593Smuzhiyun unsigned long flags;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
141*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
142*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_stat, d->hwirq, 0x1);
143*4882a593Smuzhiyun __clear_bit(d->hwirq, priv->gpio_enabled_mask);
144*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
xlp_gpio_irq_unmask(struct irq_data * d)147*4882a593Smuzhiyun static void xlp_gpio_irq_unmask(struct irq_data *d)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
150*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
151*4882a593Smuzhiyun unsigned long flags;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
154*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x1);
155*4882a593Smuzhiyun __set_bit(d->hwirq, priv->gpio_enabled_mask);
156*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
xlp_gpio_set_irq_type(struct irq_data * d,unsigned int type)159*4882a593Smuzhiyun static int xlp_gpio_set_irq_type(struct irq_data *d, unsigned int type)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
162*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
163*4882a593Smuzhiyun int pol, irq_type;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun switch (type) {
166*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
167*4882a593Smuzhiyun irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
168*4882a593Smuzhiyun pol = XLP_GPIO_IRQ_POL_HIGH;
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
171*4882a593Smuzhiyun irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
172*4882a593Smuzhiyun pol = XLP_GPIO_IRQ_POL_LOW;
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
175*4882a593Smuzhiyun irq_type = XLP_GPIO_IRQ_TYPE_LVL;
176*4882a593Smuzhiyun pol = XLP_GPIO_IRQ_POL_HIGH;
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
179*4882a593Smuzhiyun irq_type = XLP_GPIO_IRQ_TYPE_LVL;
180*4882a593Smuzhiyun pol = XLP_GPIO_IRQ_POL_LOW;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun default:
183*4882a593Smuzhiyun return -EINVAL;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_type, d->hwirq, irq_type);
187*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_intr_pol, d->hwirq, pol);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct irq_chip xlp_gpio_irq_chip = {
193*4882a593Smuzhiyun .name = "XLP-GPIO",
194*4882a593Smuzhiyun .irq_mask_ack = xlp_gpio_irq_mask_ack,
195*4882a593Smuzhiyun .irq_disable = xlp_gpio_irq_disable,
196*4882a593Smuzhiyun .irq_set_type = xlp_gpio_set_irq_type,
197*4882a593Smuzhiyun .irq_unmask = xlp_gpio_irq_unmask,
198*4882a593Smuzhiyun .flags = IRQCHIP_ONESHOT_SAFE,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
xlp_gpio_generic_handler(struct irq_desc * desc)201*4882a593Smuzhiyun static void xlp_gpio_generic_handler(struct irq_desc *desc)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct xlp_gpio_priv *priv = irq_desc_get_handler_data(desc);
204*4882a593Smuzhiyun struct irq_chip *irqchip = irq_desc_get_chip(desc);
205*4882a593Smuzhiyun int gpio, regoff;
206*4882a593Smuzhiyun u32 gpio_stat;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun regoff = -1;
209*4882a593Smuzhiyun gpio_stat = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun chained_irq_enter(irqchip, desc);
212*4882a593Smuzhiyun for_each_set_bit(gpio, priv->gpio_enabled_mask, XLP_MAX_NR_GPIO) {
213*4882a593Smuzhiyun if (regoff != gpio / XLP_GPIO_REGSZ) {
214*4882a593Smuzhiyun regoff = gpio / XLP_GPIO_REGSZ;
215*4882a593Smuzhiyun gpio_stat = readl(priv->gpio_intr_stat + regoff * 4);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (gpio_stat & BIT(gpio % XLP_GPIO_REGSZ))
219*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(
220*4882a593Smuzhiyun priv->chip.irq.domain, gpio));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun chained_irq_exit(irqchip, desc);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
xlp_gpio_dir_output(struct gpio_chip * gc,unsigned gpio,int state)225*4882a593Smuzhiyun static int xlp_gpio_dir_output(struct gpio_chip *gc, unsigned gpio, int state)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun BUG_ON(gpio >= gc->ngpio);
230*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x1);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
xlp_gpio_dir_input(struct gpio_chip * gc,unsigned gpio)235*4882a593Smuzhiyun static int xlp_gpio_dir_input(struct gpio_chip *gc, unsigned gpio)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun BUG_ON(gpio >= gc->ngpio);
240*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x0);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
xlp_gpio_get(struct gpio_chip * gc,unsigned gpio)245*4882a593Smuzhiyun static int xlp_gpio_get(struct gpio_chip *gc, unsigned gpio)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun BUG_ON(gpio >= gc->ngpio);
250*4882a593Smuzhiyun return xlp_gpio_get_reg(priv->gpio_paddrv, gpio);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
xlp_gpio_set(struct gpio_chip * gc,unsigned gpio,int state)253*4882a593Smuzhiyun static void xlp_gpio_set(struct gpio_chip *gc, unsigned gpio, int state)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun BUG_ON(gpio >= gc->ngpio);
258*4882a593Smuzhiyun xlp_gpio_set_reg(priv->gpio_paddrv, gpio, state);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct of_device_id xlp_gpio_of_ids[] = {
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun .compatible = "netlogic,xlp832-gpio",
264*4882a593Smuzhiyun .data = (void *)XLP_GPIO_VARIANT_XLP832,
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun .compatible = "netlogic,xlp316-gpio",
268*4882a593Smuzhiyun .data = (void *)XLP_GPIO_VARIANT_XLP316,
269*4882a593Smuzhiyun },
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun .compatible = "netlogic,xlp208-gpio",
272*4882a593Smuzhiyun .data = (void *)XLP_GPIO_VARIANT_XLP208,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun .compatible = "netlogic,xlp980-gpio",
276*4882a593Smuzhiyun .data = (void *)XLP_GPIO_VARIANT_XLP980,
277*4882a593Smuzhiyun },
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun .compatible = "netlogic,xlp532-gpio",
280*4882a593Smuzhiyun .data = (void *)XLP_GPIO_VARIANT_XLP532,
281*4882a593Smuzhiyun },
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun .compatible = "brcm,vulcan-gpio",
284*4882a593Smuzhiyun .data = (void *)GPIO_VARIANT_VULCAN,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun { /* sentinel */ },
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xlp_gpio_of_ids);
289*4882a593Smuzhiyun
xlp_gpio_probe(struct platform_device * pdev)290*4882a593Smuzhiyun static int xlp_gpio_probe(struct platform_device *pdev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct gpio_chip *gc;
293*4882a593Smuzhiyun struct gpio_irq_chip *girq;
294*4882a593Smuzhiyun struct xlp_gpio_priv *priv;
295*4882a593Smuzhiyun void __iomem *gpio_base;
296*4882a593Smuzhiyun int irq_base, irq, err;
297*4882a593Smuzhiyun int ngpio;
298*4882a593Smuzhiyun u32 soc_type;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
301*4882a593Smuzhiyun if (!priv)
302*4882a593Smuzhiyun return -ENOMEM;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun gpio_base = devm_platform_ioremap_resource(pdev, 0);
305*4882a593Smuzhiyun if (IS_ERR(gpio_base))
306*4882a593Smuzhiyun return PTR_ERR(gpio_base);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
309*4882a593Smuzhiyun if (irq < 0)
310*4882a593Smuzhiyun return irq;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (pdev->dev.of_node) {
313*4882a593Smuzhiyun soc_type = (uintptr_t)of_device_get_match_data(&pdev->dev);
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
318*4882a593Smuzhiyun &pdev->dev);
319*4882a593Smuzhiyun if (!acpi_id || !acpi_id->driver_data) {
320*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to match ACPI ID\n");
321*4882a593Smuzhiyun return -ENODEV;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun soc_type = (uintptr_t) acpi_id->driver_data;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun switch (soc_type) {
327*4882a593Smuzhiyun case XLP_GPIO_VARIANT_XLP832:
328*4882a593Smuzhiyun priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN;
329*4882a593Smuzhiyun priv->gpio_paddrv = gpio_base + GPIO_PADDRV;
330*4882a593Smuzhiyun priv->gpio_intr_stat = gpio_base + GPIO_INT_STAT;
331*4882a593Smuzhiyun priv->gpio_intr_type = gpio_base + GPIO_INT_TYPE;
332*4882a593Smuzhiyun priv->gpio_intr_pol = gpio_base + GPIO_INT_POL;
333*4882a593Smuzhiyun priv->gpio_intr_en = gpio_base + GPIO_INT_EN00;
334*4882a593Smuzhiyun ngpio = 41;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case XLP_GPIO_VARIANT_XLP208:
337*4882a593Smuzhiyun case XLP_GPIO_VARIANT_XLP316:
338*4882a593Smuzhiyun priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN;
339*4882a593Smuzhiyun priv->gpio_paddrv = gpio_base + GPIO_PADDRV;
340*4882a593Smuzhiyun priv->gpio_intr_stat = gpio_base + GPIO_3XX_INT_STAT;
341*4882a593Smuzhiyun priv->gpio_intr_type = gpio_base + GPIO_3XX_INT_TYPE;
342*4882a593Smuzhiyun priv->gpio_intr_pol = gpio_base + GPIO_3XX_INT_POL;
343*4882a593Smuzhiyun priv->gpio_intr_en = gpio_base + GPIO_3XX_INT_EN00;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ngpio = (soc_type == XLP_GPIO_VARIANT_XLP208) ? 42 : 57;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case XLP_GPIO_VARIANT_XLP980:
348*4882a593Smuzhiyun case XLP_GPIO_VARIANT_XLP532:
349*4882a593Smuzhiyun case GPIO_VARIANT_VULCAN:
350*4882a593Smuzhiyun priv->gpio_out_en = gpio_base + GPIO_9XX_OUTPUT_EN;
351*4882a593Smuzhiyun priv->gpio_paddrv = gpio_base + GPIO_9XX_PADDRV;
352*4882a593Smuzhiyun priv->gpio_intr_stat = gpio_base + GPIO_9XX_INT_STAT;
353*4882a593Smuzhiyun priv->gpio_intr_type = gpio_base + GPIO_9XX_INT_TYPE;
354*4882a593Smuzhiyun priv->gpio_intr_pol = gpio_base + GPIO_9XX_INT_POL;
355*4882a593Smuzhiyun priv->gpio_intr_en = gpio_base + GPIO_9XX_INT_EN00;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (soc_type == XLP_GPIO_VARIANT_XLP980)
358*4882a593Smuzhiyun ngpio = 66;
359*4882a593Smuzhiyun else if (soc_type == XLP_GPIO_VARIANT_XLP532)
360*4882a593Smuzhiyun ngpio = 67;
361*4882a593Smuzhiyun else
362*4882a593Smuzhiyun ngpio = 70;
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun default:
365*4882a593Smuzhiyun dev_err(&pdev->dev, "Unknown Processor type!\n");
366*4882a593Smuzhiyun return -ENODEV;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun bitmap_zero(priv->gpio_enabled_mask, XLP_MAX_NR_GPIO);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun gc = &priv->chip;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun gc->owner = THIS_MODULE;
374*4882a593Smuzhiyun gc->label = dev_name(&pdev->dev);
375*4882a593Smuzhiyun gc->base = 0;
376*4882a593Smuzhiyun gc->parent = &pdev->dev;
377*4882a593Smuzhiyun gc->ngpio = ngpio;
378*4882a593Smuzhiyun gc->of_node = pdev->dev.of_node;
379*4882a593Smuzhiyun gc->direction_output = xlp_gpio_dir_output;
380*4882a593Smuzhiyun gc->direction_input = xlp_gpio_dir_input;
381*4882a593Smuzhiyun gc->set = xlp_gpio_set;
382*4882a593Smuzhiyun gc->get = xlp_gpio_get;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun spin_lock_init(&priv->lock);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* XLP(MIPS) has fixed range for GPIO IRQs, Vulcan(ARM64) does not */
387*4882a593Smuzhiyun if (soc_type != GPIO_VARIANT_VULCAN) {
388*4882a593Smuzhiyun irq_base = devm_irq_alloc_descs(&pdev->dev, -1,
389*4882a593Smuzhiyun XLP_GPIO_IRQ_BASE,
390*4882a593Smuzhiyun gc->ngpio, 0);
391*4882a593Smuzhiyun if (irq_base < 0) {
392*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
393*4882a593Smuzhiyun return irq_base;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun } else {
396*4882a593Smuzhiyun irq_base = 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun girq = &gc->irq;
400*4882a593Smuzhiyun girq->chip = &xlp_gpio_irq_chip;
401*4882a593Smuzhiyun girq->parent_handler = xlp_gpio_generic_handler;
402*4882a593Smuzhiyun girq->num_parents = 1;
403*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, 1,
404*4882a593Smuzhiyun sizeof(*girq->parents),
405*4882a593Smuzhiyun GFP_KERNEL);
406*4882a593Smuzhiyun if (!girq->parents)
407*4882a593Smuzhiyun return -ENOMEM;
408*4882a593Smuzhiyun girq->parents[0] = irq;
409*4882a593Smuzhiyun girq->first = irq_base;
410*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
411*4882a593Smuzhiyun girq->handler = handle_level_irq;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun err = gpiochip_add_data(gc, priv);
414*4882a593Smuzhiyun if (err < 0)
415*4882a593Smuzhiyun return err;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun dev_info(&pdev->dev, "registered %d GPIOs\n", gc->ngpio);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #ifdef CONFIG_ACPI
423*4882a593Smuzhiyun static const struct acpi_device_id xlp_gpio_acpi_match[] = {
424*4882a593Smuzhiyun { "BRCM9006", GPIO_VARIANT_VULCAN },
425*4882a593Smuzhiyun { "CAV9006", GPIO_VARIANT_VULCAN },
426*4882a593Smuzhiyun {},
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xlp_gpio_acpi_match);
429*4882a593Smuzhiyun #endif
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static struct platform_driver xlp_gpio_driver = {
432*4882a593Smuzhiyun .driver = {
433*4882a593Smuzhiyun .name = "xlp-gpio",
434*4882a593Smuzhiyun .of_match_table = xlp_gpio_of_ids,
435*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(xlp_gpio_acpi_match),
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun .probe = xlp_gpio_probe,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun module_platform_driver(xlp_gpio_driver);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun MODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>");
442*4882a593Smuzhiyun MODULE_AUTHOR("Ganesan Ramalingam <ganesanr@broadcom.com>");
443*4882a593Smuzhiyun MODULE_DESCRIPTION("Netlogic XLP GPIO Driver");
444*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
445