xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-xilinx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Xilinx gpio driver for xps/axi_gpio IP.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2008 - 2013 Xilinx, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Register Offset Definitions */
19*4882a593Smuzhiyun #define XGPIO_DATA_OFFSET   (0x0)	/* Data register  */
20*4882a593Smuzhiyun #define XGPIO_TRI_OFFSET    (0x4)	/* I/O direction register  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define XGPIO_CHANNEL_OFFSET	0x8
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Read/Write access to the GPIO registers */
25*4882a593Smuzhiyun #if defined(CONFIG_ARCH_ZYNQ) || defined(CONFIG_X86)
26*4882a593Smuzhiyun # define xgpio_readreg(offset)		readl(offset)
27*4882a593Smuzhiyun # define xgpio_writereg(offset, val)	writel(val, offset)
28*4882a593Smuzhiyun #else
29*4882a593Smuzhiyun # define xgpio_readreg(offset)		__raw_readl(offset)
30*4882a593Smuzhiyun # define xgpio_writereg(offset, val)	__raw_writel(val, offset)
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /**
34*4882a593Smuzhiyun  * struct xgpio_instance - Stores information about GPIO device
35*4882a593Smuzhiyun  * @gc: GPIO chip
36*4882a593Smuzhiyun  * @regs: register block
37*4882a593Smuzhiyun  * @gpio_width: GPIO width for every channel
38*4882a593Smuzhiyun  * @gpio_state: GPIO state shadow register
39*4882a593Smuzhiyun  * @gpio_dir: GPIO direction shadow register
40*4882a593Smuzhiyun  * @gpio_lock: Lock used for synchronization
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun struct xgpio_instance {
43*4882a593Smuzhiyun 	struct gpio_chip gc;
44*4882a593Smuzhiyun 	void __iomem *regs;
45*4882a593Smuzhiyun 	unsigned int gpio_width[2];
46*4882a593Smuzhiyun 	u32 gpio_state[2];
47*4882a593Smuzhiyun 	u32 gpio_dir[2];
48*4882a593Smuzhiyun 	spinlock_t gpio_lock[2];
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
xgpio_index(struct xgpio_instance * chip,int gpio)51*4882a593Smuzhiyun static inline int xgpio_index(struct xgpio_instance *chip, int gpio)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	if (gpio >= chip->gpio_width[0])
54*4882a593Smuzhiyun 		return 1;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
xgpio_regoffset(struct xgpio_instance * chip,int gpio)59*4882a593Smuzhiyun static inline int xgpio_regoffset(struct xgpio_instance *chip, int gpio)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	if (xgpio_index(chip, gpio))
62*4882a593Smuzhiyun 		return XGPIO_CHANNEL_OFFSET;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
xgpio_offset(struct xgpio_instance * chip,int gpio)67*4882a593Smuzhiyun static inline int xgpio_offset(struct xgpio_instance *chip, int gpio)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	if (xgpio_index(chip, gpio))
70*4882a593Smuzhiyun 		return gpio - chip->gpio_width[0];
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return gpio;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /**
76*4882a593Smuzhiyun  * xgpio_get - Read the specified signal of the GPIO device.
77*4882a593Smuzhiyun  * @gc:     Pointer to gpio_chip device structure.
78*4882a593Smuzhiyun  * @gpio:   GPIO signal number.
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  * This function reads the specified signal of the GPIO device.
81*4882a593Smuzhiyun  *
82*4882a593Smuzhiyun  * Return:
83*4882a593Smuzhiyun  * 0 if direction of GPIO signals is set as input otherwise it
84*4882a593Smuzhiyun  * returns negative error value.
85*4882a593Smuzhiyun  */
xgpio_get(struct gpio_chip * gc,unsigned int gpio)86*4882a593Smuzhiyun static int xgpio_get(struct gpio_chip *gc, unsigned int gpio)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct xgpio_instance *chip = gpiochip_get_data(gc);
89*4882a593Smuzhiyun 	u32 val;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	val = xgpio_readreg(chip->regs + XGPIO_DATA_OFFSET +
92*4882a593Smuzhiyun 			    xgpio_regoffset(chip, gpio));
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return !!(val & BIT(xgpio_offset(chip, gpio)));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /**
98*4882a593Smuzhiyun  * xgpio_set - Write the specified signal of the GPIO device.
99*4882a593Smuzhiyun  * @gc:     Pointer to gpio_chip device structure.
100*4882a593Smuzhiyun  * @gpio:   GPIO signal number.
101*4882a593Smuzhiyun  * @val:    Value to be written to specified signal.
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * This function writes the specified value in to the specified signal of the
104*4882a593Smuzhiyun  * GPIO device.
105*4882a593Smuzhiyun  */
xgpio_set(struct gpio_chip * gc,unsigned int gpio,int val)106*4882a593Smuzhiyun static void xgpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	unsigned long flags;
109*4882a593Smuzhiyun 	struct xgpio_instance *chip = gpiochip_get_data(gc);
110*4882a593Smuzhiyun 	int index =  xgpio_index(chip, gpio);
111*4882a593Smuzhiyun 	int offset =  xgpio_offset(chip, gpio);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->gpio_lock[index], flags);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Write to GPIO signal and set its direction to output */
116*4882a593Smuzhiyun 	if (val)
117*4882a593Smuzhiyun 		chip->gpio_state[index] |= BIT(offset);
118*4882a593Smuzhiyun 	else
119*4882a593Smuzhiyun 		chip->gpio_state[index] &= ~BIT(offset);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET +
122*4882a593Smuzhiyun 		       xgpio_regoffset(chip, gpio), chip->gpio_state[index]);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->gpio_lock[index], flags);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /**
128*4882a593Smuzhiyun  * xgpio_set_multiple - Write the specified signals of the GPIO device.
129*4882a593Smuzhiyun  * @gc:     Pointer to gpio_chip device structure.
130*4882a593Smuzhiyun  * @mask:   Mask of the GPIOS to modify.
131*4882a593Smuzhiyun  * @bits:   Value to be wrote on each GPIO
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * This function writes the specified values into the specified signals of the
134*4882a593Smuzhiyun  * GPIO devices.
135*4882a593Smuzhiyun  */
xgpio_set_multiple(struct gpio_chip * gc,unsigned long * mask,unsigned long * bits)136*4882a593Smuzhiyun static void xgpio_set_multiple(struct gpio_chip *gc, unsigned long *mask,
137*4882a593Smuzhiyun 			       unsigned long *bits)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned long flags;
140*4882a593Smuzhiyun 	struct xgpio_instance *chip = gpiochip_get_data(gc);
141*4882a593Smuzhiyun 	int index = xgpio_index(chip, 0);
142*4882a593Smuzhiyun 	int offset, i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->gpio_lock[index], flags);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Write to GPIO signals */
147*4882a593Smuzhiyun 	for (i = 0; i < gc->ngpio; i++) {
148*4882a593Smuzhiyun 		if (*mask == 0)
149*4882a593Smuzhiyun 			break;
150*4882a593Smuzhiyun 		/* Once finished with an index write it out to the register */
151*4882a593Smuzhiyun 		if (index !=  xgpio_index(chip, i)) {
152*4882a593Smuzhiyun 			xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET +
153*4882a593Smuzhiyun 				       index * XGPIO_CHANNEL_OFFSET,
154*4882a593Smuzhiyun 				       chip->gpio_state[index]);
155*4882a593Smuzhiyun 			spin_unlock_irqrestore(&chip->gpio_lock[index], flags);
156*4882a593Smuzhiyun 			index =  xgpio_index(chip, i);
157*4882a593Smuzhiyun 			spin_lock_irqsave(&chip->gpio_lock[index], flags);
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun 		if (__test_and_clear_bit(i, mask)) {
160*4882a593Smuzhiyun 			offset =  xgpio_offset(chip, i);
161*4882a593Smuzhiyun 			if (test_bit(i, bits))
162*4882a593Smuzhiyun 				chip->gpio_state[index] |= BIT(offset);
163*4882a593Smuzhiyun 			else
164*4882a593Smuzhiyun 				chip->gpio_state[index] &= ~BIT(offset);
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET +
169*4882a593Smuzhiyun 		       index * XGPIO_CHANNEL_OFFSET, chip->gpio_state[index]);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->gpio_lock[index], flags);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun  * xgpio_dir_in - Set the direction of the specified GPIO signal as input.
176*4882a593Smuzhiyun  * @gc:     Pointer to gpio_chip device structure.
177*4882a593Smuzhiyun  * @gpio:   GPIO signal number.
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  * Return:
180*4882a593Smuzhiyun  * 0 - if direction of GPIO signals is set as input
181*4882a593Smuzhiyun  * otherwise it returns negative error value.
182*4882a593Smuzhiyun  */
xgpio_dir_in(struct gpio_chip * gc,unsigned int gpio)183*4882a593Smuzhiyun static int xgpio_dir_in(struct gpio_chip *gc, unsigned int gpio)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	unsigned long flags;
186*4882a593Smuzhiyun 	struct xgpio_instance *chip = gpiochip_get_data(gc);
187*4882a593Smuzhiyun 	int index =  xgpio_index(chip, gpio);
188*4882a593Smuzhiyun 	int offset =  xgpio_offset(chip, gpio);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->gpio_lock[index], flags);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Set the GPIO bit in shadow register and set direction as input */
193*4882a593Smuzhiyun 	chip->gpio_dir[index] |= BIT(offset);
194*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_TRI_OFFSET +
195*4882a593Smuzhiyun 		       xgpio_regoffset(chip, gpio), chip->gpio_dir[index]);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->gpio_lock[index], flags);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun  * xgpio_dir_out - Set the direction of the specified GPIO signal as output.
204*4882a593Smuzhiyun  * @gc:     Pointer to gpio_chip device structure.
205*4882a593Smuzhiyun  * @gpio:   GPIO signal number.
206*4882a593Smuzhiyun  * @val:    Value to be written to specified signal.
207*4882a593Smuzhiyun  *
208*4882a593Smuzhiyun  * This function sets the direction of specified GPIO signal as output.
209*4882a593Smuzhiyun  *
210*4882a593Smuzhiyun  * Return:
211*4882a593Smuzhiyun  * If all GPIO signals of GPIO chip is configured as input then it returns
212*4882a593Smuzhiyun  * error otherwise it returns 0.
213*4882a593Smuzhiyun  */
xgpio_dir_out(struct gpio_chip * gc,unsigned int gpio,int val)214*4882a593Smuzhiyun static int xgpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	unsigned long flags;
217*4882a593Smuzhiyun 	struct xgpio_instance *chip = gpiochip_get_data(gc);
218*4882a593Smuzhiyun 	int index =  xgpio_index(chip, gpio);
219*4882a593Smuzhiyun 	int offset =  xgpio_offset(chip, gpio);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->gpio_lock[index], flags);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Write state of GPIO signal */
224*4882a593Smuzhiyun 	if (val)
225*4882a593Smuzhiyun 		chip->gpio_state[index] |= BIT(offset);
226*4882a593Smuzhiyun 	else
227*4882a593Smuzhiyun 		chip->gpio_state[index] &= ~BIT(offset);
228*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET +
229*4882a593Smuzhiyun 			xgpio_regoffset(chip, gpio), chip->gpio_state[index]);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Clear the GPIO bit in shadow register and set direction as output */
232*4882a593Smuzhiyun 	chip->gpio_dir[index] &= ~BIT(offset);
233*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_TRI_OFFSET +
234*4882a593Smuzhiyun 			xgpio_regoffset(chip, gpio), chip->gpio_dir[index]);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->gpio_lock[index], flags);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /**
242*4882a593Smuzhiyun  * xgpio_save_regs - Set initial values of GPIO pins
243*4882a593Smuzhiyun  * @chip: Pointer to GPIO instance
244*4882a593Smuzhiyun  */
xgpio_save_regs(struct xgpio_instance * chip)245*4882a593Smuzhiyun static void xgpio_save_regs(struct xgpio_instance *chip)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET,	chip->gpio_state[0]);
248*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_TRI_OFFSET, chip->gpio_dir[0]);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!chip->gpio_width[1])
251*4882a593Smuzhiyun 		return;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_DATA_OFFSET + XGPIO_CHANNEL_OFFSET,
254*4882a593Smuzhiyun 		       chip->gpio_state[1]);
255*4882a593Smuzhiyun 	xgpio_writereg(chip->regs + XGPIO_TRI_OFFSET + XGPIO_CHANNEL_OFFSET,
256*4882a593Smuzhiyun 		       chip->gpio_dir[1]);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /**
260*4882a593Smuzhiyun  * xgpio_of_probe - Probe method for the GPIO device.
261*4882a593Smuzhiyun  * @pdev: pointer to the platform device
262*4882a593Smuzhiyun  *
263*4882a593Smuzhiyun  * Return:
264*4882a593Smuzhiyun  * It returns 0, if the driver is bound to the GPIO device, or
265*4882a593Smuzhiyun  * a negative value if there is an error.
266*4882a593Smuzhiyun  */
xgpio_probe(struct platform_device * pdev)267*4882a593Smuzhiyun static int xgpio_probe(struct platform_device *pdev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct xgpio_instance *chip;
270*4882a593Smuzhiyun 	int status = 0;
271*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
272*4882a593Smuzhiyun 	u32 is_dual;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
275*4882a593Smuzhiyun 	if (!chip)
276*4882a593Smuzhiyun 		return -ENOMEM;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	platform_set_drvdata(pdev, chip);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Update GPIO state shadow register with default value */
281*4882a593Smuzhiyun 	of_property_read_u32(np, "xlnx,dout-default", &chip->gpio_state[0]);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Update GPIO direction shadow register with default value */
284*4882a593Smuzhiyun 	if (of_property_read_u32(np, "xlnx,tri-default", &chip->gpio_dir[0]))
285*4882a593Smuzhiyun 		chip->gpio_dir[0] = 0xFFFFFFFF;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/*
288*4882a593Smuzhiyun 	 * Check device node and parent device node for device width
289*4882a593Smuzhiyun 	 * and assume default width of 32
290*4882a593Smuzhiyun 	 */
291*4882a593Smuzhiyun 	if (of_property_read_u32(np, "xlnx,gpio-width", &chip->gpio_width[0]))
292*4882a593Smuzhiyun 		chip->gpio_width[0] = 32;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	spin_lock_init(&chip->gpio_lock[0]);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (of_property_read_u32(np, "xlnx,is-dual", &is_dual))
297*4882a593Smuzhiyun 		is_dual = 0;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (is_dual) {
300*4882a593Smuzhiyun 		/* Update GPIO state shadow register with default value */
301*4882a593Smuzhiyun 		of_property_read_u32(np, "xlnx,dout-default-2",
302*4882a593Smuzhiyun 				     &chip->gpio_state[1]);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		/* Update GPIO direction shadow register with default value */
305*4882a593Smuzhiyun 		if (of_property_read_u32(np, "xlnx,tri-default-2",
306*4882a593Smuzhiyun 					 &chip->gpio_dir[1]))
307*4882a593Smuzhiyun 			chip->gpio_dir[1] = 0xFFFFFFFF;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		/*
310*4882a593Smuzhiyun 		 * Check device node and parent device node for device width
311*4882a593Smuzhiyun 		 * and assume default width of 32
312*4882a593Smuzhiyun 		 */
313*4882a593Smuzhiyun 		if (of_property_read_u32(np, "xlnx,gpio2-width",
314*4882a593Smuzhiyun 					 &chip->gpio_width[1]))
315*4882a593Smuzhiyun 			chip->gpio_width[1] = 32;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		spin_lock_init(&chip->gpio_lock[1]);
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	chip->gc.base = -1;
321*4882a593Smuzhiyun 	chip->gc.ngpio = chip->gpio_width[0] + chip->gpio_width[1];
322*4882a593Smuzhiyun 	chip->gc.parent = &pdev->dev;
323*4882a593Smuzhiyun 	chip->gc.direction_input = xgpio_dir_in;
324*4882a593Smuzhiyun 	chip->gc.direction_output = xgpio_dir_out;
325*4882a593Smuzhiyun 	chip->gc.get = xgpio_get;
326*4882a593Smuzhiyun 	chip->gc.set = xgpio_set;
327*4882a593Smuzhiyun 	chip->gc.set_multiple = xgpio_set_multiple;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	chip->gc.label = dev_name(&pdev->dev);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	chip->regs = devm_platform_ioremap_resource(pdev, 0);
332*4882a593Smuzhiyun 	if (IS_ERR(chip->regs)) {
333*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to ioremap memory resource\n");
334*4882a593Smuzhiyun 		return PTR_ERR(chip->regs);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	xgpio_save_regs(chip);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	status = devm_gpiochip_add_data(&pdev->dev, &chip->gc, chip);
340*4882a593Smuzhiyun 	if (status) {
341*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to add GPIO chip\n");
342*4882a593Smuzhiyun 		return status;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const struct of_device_id xgpio_of_match[] = {
349*4882a593Smuzhiyun 	{ .compatible = "xlnx,xps-gpio-1.00.a", },
350*4882a593Smuzhiyun 	{ /* end of list */ },
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgpio_of_match);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct platform_driver xgpio_plat_driver = {
356*4882a593Smuzhiyun 	.probe		= xgpio_probe,
357*4882a593Smuzhiyun 	.driver		= {
358*4882a593Smuzhiyun 			.name = "gpio-xilinx",
359*4882a593Smuzhiyun 			.of_match_table	= xgpio_of_match,
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
xgpio_init(void)363*4882a593Smuzhiyun static int __init xgpio_init(void)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	return platform_driver_register(&xgpio_plat_driver);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun subsys_initcall(xgpio_init);
369*4882a593Smuzhiyun 
xgpio_exit(void)370*4882a593Smuzhiyun static void __exit xgpio_exit(void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	platform_driver_unregister(&xgpio_plat_driver);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun module_exit(xgpio_exit);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx, Inc.");
377*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx GPIO driver");
378*4882a593Smuzhiyun MODULE_LICENSE("GPL");
379