xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-xgene.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * AppliedMicro X-Gene SoC GPIO Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author: Feng Kan <fkan@apm.com>.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GPIO_SET_DR_OFFSET	0x0C
20*4882a593Smuzhiyun #define GPIO_DATA_OFFSET	0x14
21*4882a593Smuzhiyun #define GPIO_BANK_STRIDE	0x0C
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define XGENE_GPIOS_PER_BANK	16
24*4882a593Smuzhiyun #define XGENE_MAX_GPIO_BANKS	3
25*4882a593Smuzhiyun #define XGENE_MAX_GPIOS		(XGENE_GPIOS_PER_BANK * XGENE_MAX_GPIO_BANKS)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define GPIO_BIT_OFFSET(x)	(x % XGENE_GPIOS_PER_BANK)
28*4882a593Smuzhiyun #define GPIO_BANK_OFFSET(x)	((x / XGENE_GPIOS_PER_BANK) * GPIO_BANK_STRIDE)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct xgene_gpio {
31*4882a593Smuzhiyun 	struct gpio_chip	chip;
32*4882a593Smuzhiyun 	void __iomem		*base;
33*4882a593Smuzhiyun 	spinlock_t		lock;
34*4882a593Smuzhiyun 	u32			set_dr_val[XGENE_MAX_GPIO_BANKS];
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
xgene_gpio_get(struct gpio_chip * gc,unsigned int offset)37*4882a593Smuzhiyun static int xgene_gpio_get(struct gpio_chip *gc, unsigned int offset)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
40*4882a593Smuzhiyun 	unsigned long bank_offset;
41*4882a593Smuzhiyun 	u32 bit_offset;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	bank_offset = GPIO_DATA_OFFSET + GPIO_BANK_OFFSET(offset);
44*4882a593Smuzhiyun 	bit_offset = GPIO_BIT_OFFSET(offset);
45*4882a593Smuzhiyun 	return !!(ioread32(chip->base + bank_offset) & BIT(bit_offset));
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
__xgene_gpio_set(struct gpio_chip * gc,unsigned int offset,int val)48*4882a593Smuzhiyun static void __xgene_gpio_set(struct gpio_chip *gc, unsigned int offset, int val)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
51*4882a593Smuzhiyun 	unsigned long bank_offset;
52*4882a593Smuzhiyun 	u32 setval, bit_offset;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	bank_offset = GPIO_SET_DR_OFFSET + GPIO_BANK_OFFSET(offset);
55*4882a593Smuzhiyun 	bit_offset = GPIO_BIT_OFFSET(offset) + XGENE_GPIOS_PER_BANK;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	setval = ioread32(chip->base + bank_offset);
58*4882a593Smuzhiyun 	if (val)
59*4882a593Smuzhiyun 		setval |= BIT(bit_offset);
60*4882a593Smuzhiyun 	else
61*4882a593Smuzhiyun 		setval &= ~BIT(bit_offset);
62*4882a593Smuzhiyun 	iowrite32(setval, chip->base + bank_offset);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
xgene_gpio_set(struct gpio_chip * gc,unsigned int offset,int val)65*4882a593Smuzhiyun static void xgene_gpio_set(struct gpio_chip *gc, unsigned int offset, int val)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
68*4882a593Smuzhiyun 	unsigned long flags;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
71*4882a593Smuzhiyun 	__xgene_gpio_set(gc, offset, val);
72*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
xgene_gpio_get_direction(struct gpio_chip * gc,unsigned int offset)75*4882a593Smuzhiyun static int xgene_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
78*4882a593Smuzhiyun 	unsigned long bank_offset, bit_offset;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	bank_offset = GPIO_SET_DR_OFFSET + GPIO_BANK_OFFSET(offset);
81*4882a593Smuzhiyun 	bit_offset = GPIO_BIT_OFFSET(offset);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (ioread32(chip->base + bank_offset) & BIT(bit_offset))
84*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
xgene_gpio_dir_in(struct gpio_chip * gc,unsigned int offset)89*4882a593Smuzhiyun static int xgene_gpio_dir_in(struct gpio_chip *gc, unsigned int offset)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
92*4882a593Smuzhiyun 	unsigned long flags, bank_offset;
93*4882a593Smuzhiyun 	u32 dirval, bit_offset;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	bank_offset = GPIO_SET_DR_OFFSET + GPIO_BANK_OFFSET(offset);
96*4882a593Smuzhiyun 	bit_offset = GPIO_BIT_OFFSET(offset);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	dirval = ioread32(chip->base + bank_offset);
101*4882a593Smuzhiyun 	dirval |= BIT(bit_offset);
102*4882a593Smuzhiyun 	iowrite32(dirval, chip->base + bank_offset);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
xgene_gpio_dir_out(struct gpio_chip * gc,unsigned int offset,int val)109*4882a593Smuzhiyun static int xgene_gpio_dir_out(struct gpio_chip *gc,
110*4882a593Smuzhiyun 					unsigned int offset, int val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct xgene_gpio *chip = gpiochip_get_data(gc);
113*4882a593Smuzhiyun 	unsigned long flags, bank_offset;
114*4882a593Smuzhiyun 	u32 dirval, bit_offset;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	bank_offset = GPIO_SET_DR_OFFSET + GPIO_BANK_OFFSET(offset);
117*4882a593Smuzhiyun 	bit_offset = GPIO_BIT_OFFSET(offset);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	dirval = ioread32(chip->base + bank_offset);
122*4882a593Smuzhiyun 	dirval &= ~BIT(bit_offset);
123*4882a593Smuzhiyun 	iowrite32(dirval, chip->base + bank_offset);
124*4882a593Smuzhiyun 	__xgene_gpio_set(gc, offset, val);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
xgene_gpio_suspend(struct device * dev)131*4882a593Smuzhiyun static __maybe_unused int xgene_gpio_suspend(struct device *dev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct xgene_gpio *gpio = dev_get_drvdata(dev);
134*4882a593Smuzhiyun 	unsigned long bank_offset;
135*4882a593Smuzhiyun 	unsigned int bank;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	for (bank = 0; bank < XGENE_MAX_GPIO_BANKS; bank++) {
138*4882a593Smuzhiyun 		bank_offset = GPIO_SET_DR_OFFSET + bank * GPIO_BANK_STRIDE;
139*4882a593Smuzhiyun 		gpio->set_dr_val[bank] = ioread32(gpio->base + bank_offset);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
xgene_gpio_resume(struct device * dev)144*4882a593Smuzhiyun static __maybe_unused int xgene_gpio_resume(struct device *dev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct xgene_gpio *gpio = dev_get_drvdata(dev);
147*4882a593Smuzhiyun 	unsigned long bank_offset;
148*4882a593Smuzhiyun 	unsigned int bank;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (bank = 0; bank < XGENE_MAX_GPIO_BANKS; bank++) {
151*4882a593Smuzhiyun 		bank_offset = GPIO_SET_DR_OFFSET + bank * GPIO_BANK_STRIDE;
152*4882a593Smuzhiyun 		iowrite32(gpio->set_dr_val[bank], gpio->base + bank_offset);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(xgene_gpio_pm, xgene_gpio_suspend, xgene_gpio_resume);
158*4882a593Smuzhiyun 
xgene_gpio_probe(struct platform_device * pdev)159*4882a593Smuzhiyun static int xgene_gpio_probe(struct platform_device *pdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct xgene_gpio *gpio;
162*4882a593Smuzhiyun 	int err = 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
165*4882a593Smuzhiyun 	if (!gpio)
166*4882a593Smuzhiyun 		return -ENOMEM;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	gpio->base = devm_platform_ioremap_resource(pdev, 0);
169*4882a593Smuzhiyun 	if (IS_ERR(gpio->base))
170*4882a593Smuzhiyun 		return PTR_ERR(gpio->base);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	gpio->chip.ngpio = XGENE_MAX_GPIOS;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	spin_lock_init(&gpio->lock);
175*4882a593Smuzhiyun 	gpio->chip.parent = &pdev->dev;
176*4882a593Smuzhiyun 	gpio->chip.get_direction = xgene_gpio_get_direction;
177*4882a593Smuzhiyun 	gpio->chip.direction_input = xgene_gpio_dir_in;
178*4882a593Smuzhiyun 	gpio->chip.direction_output = xgene_gpio_dir_out;
179*4882a593Smuzhiyun 	gpio->chip.get = xgene_gpio_get;
180*4882a593Smuzhiyun 	gpio->chip.set = xgene_gpio_set;
181*4882a593Smuzhiyun 	gpio->chip.label = dev_name(&pdev->dev);
182*4882a593Smuzhiyun 	gpio->chip.base = -1;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gpio);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	err = devm_gpiochip_add_data(&pdev->dev, &gpio->chip, gpio);
187*4882a593Smuzhiyun 	if (err) {
188*4882a593Smuzhiyun 		dev_err(&pdev->dev,
189*4882a593Smuzhiyun 			"failed to register gpiochip.\n");
190*4882a593Smuzhiyun 		return err;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	dev_info(&pdev->dev, "X-Gene GPIO driver registered.\n");
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct of_device_id xgene_gpio_of_match[] = {
198*4882a593Smuzhiyun 	{ .compatible = "apm,xgene-gpio", },
199*4882a593Smuzhiyun 	{},
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #ifdef CONFIG_ACPI
203*4882a593Smuzhiyun static const struct acpi_device_id xgene_gpio_acpi_match[] = {
204*4882a593Smuzhiyun 	{ "APMC0D14", 0 },
205*4882a593Smuzhiyun 	{ },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct platform_driver xgene_gpio_driver = {
210*4882a593Smuzhiyun 	.driver = {
211*4882a593Smuzhiyun 		.name = "xgene-gpio",
212*4882a593Smuzhiyun 		.of_match_table = xgene_gpio_of_match,
213*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(xgene_gpio_acpi_match),
214*4882a593Smuzhiyun 		.pm     = &xgene_gpio_pm,
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun 	.probe = xgene_gpio_probe,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun builtin_platform_driver(xgene_gpio_driver);
219