xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-xgene-sb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * AppliedMicro X-Gene SoC GPIO-Standby Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author:	Tin Huynh <tnhuynh@apm.com>.
7*4882a593Smuzhiyun  *		Y Vo <yvo@apm.com>.
8*4882a593Smuzhiyun  *		Quan Nguyen <qnguyen@apm.com>.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/acpi.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "gpiolib.h"
19*4882a593Smuzhiyun #include "gpiolib-acpi.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Common property names */
22*4882a593Smuzhiyun #define XGENE_NIRQ_PROPERTY		"apm,nr-irqs"
23*4882a593Smuzhiyun #define XGENE_NGPIO_PROPERTY		"apm,nr-gpios"
24*4882a593Smuzhiyun #define XGENE_IRQ_START_PROPERTY	"apm,irq-start"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define XGENE_DFLT_MAX_NGPIO		22
27*4882a593Smuzhiyun #define XGENE_DFLT_MAX_NIRQ		6
28*4882a593Smuzhiyun #define XGENE_DFLT_IRQ_START_PIN	8
29*4882a593Smuzhiyun #define GPIO_MASK(x)			(1U << ((x) % 32))
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define MPA_GPIO_INT_LVL		0x0290
32*4882a593Smuzhiyun #define MPA_GPIO_OE_ADDR		0x029c
33*4882a593Smuzhiyun #define MPA_GPIO_OUT_ADDR		0x02a0
34*4882a593Smuzhiyun #define MPA_GPIO_IN_ADDR 		0x02a4
35*4882a593Smuzhiyun #define MPA_GPIO_SEL_LO 		0x0294
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define GPIO_INT_LEVEL_H	0x000001
38*4882a593Smuzhiyun #define GPIO_INT_LEVEL_L	0x000000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun  * struct xgene_gpio_sb - GPIO-Standby private data structure.
42*4882a593Smuzhiyun  * @gc:				memory-mapped GPIO controllers.
43*4882a593Smuzhiyun  * @regs:			GPIO register base offset
44*4882a593Smuzhiyun  * @irq_domain:			GPIO interrupt domain
45*4882a593Smuzhiyun  * @irq_start:			GPIO pin that start support interrupt
46*4882a593Smuzhiyun  * @nirq:			Number of GPIO pins that supports interrupt
47*4882a593Smuzhiyun  * @parent_irq_base:		Start parent HWIRQ
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun struct xgene_gpio_sb {
50*4882a593Smuzhiyun 	struct gpio_chip	gc;
51*4882a593Smuzhiyun 	void __iomem		*regs;
52*4882a593Smuzhiyun 	struct irq_domain	*irq_domain;
53*4882a593Smuzhiyun 	u16			irq_start;
54*4882a593Smuzhiyun 	u16			nirq;
55*4882a593Smuzhiyun 	u16			parent_irq_base;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define HWIRQ_TO_GPIO(priv, hwirq) ((hwirq) + (priv)->irq_start)
59*4882a593Smuzhiyun #define GPIO_TO_HWIRQ(priv, gpio) ((gpio) - (priv)->irq_start)
60*4882a593Smuzhiyun 
xgene_gpio_set_bit(struct gpio_chip * gc,void __iomem * reg,u32 gpio,int val)61*4882a593Smuzhiyun static void xgene_gpio_set_bit(struct gpio_chip *gc,
62*4882a593Smuzhiyun 				void __iomem *reg, u32 gpio, int val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 data;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	data = gc->read_reg(reg);
67*4882a593Smuzhiyun 	if (val)
68*4882a593Smuzhiyun 		data |= GPIO_MASK(gpio);
69*4882a593Smuzhiyun 	else
70*4882a593Smuzhiyun 		data &= ~GPIO_MASK(gpio);
71*4882a593Smuzhiyun 	gc->write_reg(reg, data);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
xgene_gpio_sb_irq_set_type(struct irq_data * d,unsigned int type)74*4882a593Smuzhiyun static int xgene_gpio_sb_irq_set_type(struct irq_data *d, unsigned int type)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = irq_data_get_irq_chip_data(d);
77*4882a593Smuzhiyun 	int gpio = HWIRQ_TO_GPIO(priv, d->hwirq);
78*4882a593Smuzhiyun 	int lvl_type = GPIO_INT_LEVEL_H;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
81*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
82*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
83*4882a593Smuzhiyun 		lvl_type = GPIO_INT_LEVEL_H;
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
86*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
87*4882a593Smuzhiyun 		lvl_type = GPIO_INT_LEVEL_L;
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 	default:
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO,
94*4882a593Smuzhiyun 			gpio * 2, 1);
95*4882a593Smuzhiyun 	xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_INT_LVL,
96*4882a593Smuzhiyun 			d->hwirq, lvl_type);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* Propagate IRQ type setting to parent */
99*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
100*4882a593Smuzhiyun 		return irq_chip_set_type_parent(d, IRQ_TYPE_EDGE_RISING);
101*4882a593Smuzhiyun 	else
102*4882a593Smuzhiyun 		return irq_chip_set_type_parent(d, IRQ_TYPE_LEVEL_HIGH);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static struct irq_chip xgene_gpio_sb_irq_chip = {
106*4882a593Smuzhiyun 	.name           = "sbgpio",
107*4882a593Smuzhiyun 	.irq_eoi	= irq_chip_eoi_parent,
108*4882a593Smuzhiyun 	.irq_mask       = irq_chip_mask_parent,
109*4882a593Smuzhiyun 	.irq_unmask     = irq_chip_unmask_parent,
110*4882a593Smuzhiyun 	.irq_set_type   = xgene_gpio_sb_irq_set_type,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
xgene_gpio_sb_to_irq(struct gpio_chip * gc,u32 gpio)113*4882a593Smuzhiyun static int xgene_gpio_sb_to_irq(struct gpio_chip *gc, u32 gpio)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = gpiochip_get_data(gc);
116*4882a593Smuzhiyun 	struct irq_fwspec fwspec;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if ((gpio < priv->irq_start) ||
119*4882a593Smuzhiyun 			(gpio > HWIRQ_TO_GPIO(priv, priv->nirq)))
120*4882a593Smuzhiyun 		return -ENXIO;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	fwspec.fwnode = gc->parent->fwnode;
123*4882a593Smuzhiyun 	fwspec.param_count = 2;
124*4882a593Smuzhiyun 	fwspec.param[0] = GPIO_TO_HWIRQ(priv, gpio);
125*4882a593Smuzhiyun 	fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
126*4882a593Smuzhiyun 	return irq_create_fwspec_mapping(&fwspec);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
xgene_gpio_sb_domain_activate(struct irq_domain * d,struct irq_data * irq_data,bool reserve)129*4882a593Smuzhiyun static int xgene_gpio_sb_domain_activate(struct irq_domain *d,
130*4882a593Smuzhiyun 					 struct irq_data *irq_data,
131*4882a593Smuzhiyun 					 bool reserve)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = d->host_data;
134*4882a593Smuzhiyun 	u32 gpio = HWIRQ_TO_GPIO(priv, irq_data->hwirq);
135*4882a593Smuzhiyun 	int ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = gpiochip_lock_as_irq(&priv->gc, gpio);
138*4882a593Smuzhiyun 	if (ret) {
139*4882a593Smuzhiyun 		dev_err(priv->gc.parent,
140*4882a593Smuzhiyun 		"Unable to configure XGene GPIO standby pin %d as IRQ\n",
141*4882a593Smuzhiyun 				gpio);
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO,
146*4882a593Smuzhiyun 			gpio * 2, 1);
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
xgene_gpio_sb_domain_deactivate(struct irq_domain * d,struct irq_data * irq_data)150*4882a593Smuzhiyun static void xgene_gpio_sb_domain_deactivate(struct irq_domain *d,
151*4882a593Smuzhiyun 		struct irq_data *irq_data)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = d->host_data;
154*4882a593Smuzhiyun 	u32 gpio = HWIRQ_TO_GPIO(priv, irq_data->hwirq);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	gpiochip_unlock_as_irq(&priv->gc, gpio);
157*4882a593Smuzhiyun 	xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO,
158*4882a593Smuzhiyun 			gpio * 2, 0);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
xgene_gpio_sb_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)161*4882a593Smuzhiyun static int xgene_gpio_sb_domain_translate(struct irq_domain *d,
162*4882a593Smuzhiyun 		struct irq_fwspec *fwspec,
163*4882a593Smuzhiyun 		unsigned long *hwirq,
164*4882a593Smuzhiyun 		unsigned int *type)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = d->host_data;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if ((fwspec->param_count != 2) ||
169*4882a593Smuzhiyun 		(fwspec->param[0] >= priv->nirq))
170*4882a593Smuzhiyun 		return -EINVAL;
171*4882a593Smuzhiyun 	*hwirq = fwspec->param[0];
172*4882a593Smuzhiyun 	*type = fwspec->param[1];
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
xgene_gpio_sb_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)176*4882a593Smuzhiyun static int xgene_gpio_sb_domain_alloc(struct irq_domain *domain,
177*4882a593Smuzhiyun 					unsigned int virq,
178*4882a593Smuzhiyun 					unsigned int nr_irqs, void *data)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct irq_fwspec *fwspec = data;
181*4882a593Smuzhiyun 	struct irq_fwspec parent_fwspec;
182*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = domain->host_data;
183*4882a593Smuzhiyun 	irq_hw_number_t hwirq;
184*4882a593Smuzhiyun 	unsigned int i;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	hwirq = fwspec->param[0];
187*4882a593Smuzhiyun 	for (i = 0; i < nr_irqs; i++)
188*4882a593Smuzhiyun 		irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
189*4882a593Smuzhiyun 				&xgene_gpio_sb_irq_chip, priv);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	parent_fwspec.fwnode = domain->parent->fwnode;
192*4882a593Smuzhiyun 	if (is_of_node(parent_fwspec.fwnode)) {
193*4882a593Smuzhiyun 		parent_fwspec.param_count = 3;
194*4882a593Smuzhiyun 		parent_fwspec.param[0] = 0;/* SPI */
195*4882a593Smuzhiyun 		/* Skip SGIs and PPIs*/
196*4882a593Smuzhiyun 		parent_fwspec.param[1] = hwirq + priv->parent_irq_base - 32;
197*4882a593Smuzhiyun 		parent_fwspec.param[2] = fwspec->param[1];
198*4882a593Smuzhiyun 	} else if (is_fwnode_irqchip(parent_fwspec.fwnode)) {
199*4882a593Smuzhiyun 		parent_fwspec.param_count = 2;
200*4882a593Smuzhiyun 		parent_fwspec.param[0] = hwirq + priv->parent_irq_base;
201*4882a593Smuzhiyun 		parent_fwspec.param[1] = fwspec->param[1];
202*4882a593Smuzhiyun 	} else
203*4882a593Smuzhiyun 		return -EINVAL;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
206*4882a593Smuzhiyun 			&parent_fwspec);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct irq_domain_ops xgene_gpio_sb_domain_ops = {
210*4882a593Smuzhiyun 	.translate      = xgene_gpio_sb_domain_translate,
211*4882a593Smuzhiyun 	.alloc          = xgene_gpio_sb_domain_alloc,
212*4882a593Smuzhiyun 	.free           = irq_domain_free_irqs_common,
213*4882a593Smuzhiyun 	.activate	= xgene_gpio_sb_domain_activate,
214*4882a593Smuzhiyun 	.deactivate	= xgene_gpio_sb_domain_deactivate,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
xgene_gpio_sb_probe(struct platform_device * pdev)217*4882a593Smuzhiyun static int xgene_gpio_sb_probe(struct platform_device *pdev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv;
220*4882a593Smuzhiyun 	int ret;
221*4882a593Smuzhiyun 	void __iomem *regs;
222*4882a593Smuzhiyun 	struct irq_domain *parent_domain = NULL;
223*4882a593Smuzhiyun 	u32 val32;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
226*4882a593Smuzhiyun 	if (!priv)
227*4882a593Smuzhiyun 		return -ENOMEM;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
230*4882a593Smuzhiyun 	if (IS_ERR(regs))
231*4882a593Smuzhiyun 		return PTR_ERR(regs);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	priv->regs = regs;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
236*4882a593Smuzhiyun 	if (ret > 0) {
237*4882a593Smuzhiyun 		priv->parent_irq_base = irq_get_irq_data(ret)->hwirq;
238*4882a593Smuzhiyun 		parent_domain = irq_get_irq_data(ret)->domain;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 	if (!parent_domain) {
241*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to obtain parent domain\n");
242*4882a593Smuzhiyun 		return -ENODEV;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	ret = bgpio_init(&priv->gc, &pdev->dev, 4,
246*4882a593Smuzhiyun 			regs + MPA_GPIO_IN_ADDR,
247*4882a593Smuzhiyun 			regs + MPA_GPIO_OUT_ADDR, NULL,
248*4882a593Smuzhiyun 			regs + MPA_GPIO_OE_ADDR, NULL, 0);
249*4882a593Smuzhiyun         if (ret)
250*4882a593Smuzhiyun                 return ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	priv->gc.to_irq = xgene_gpio_sb_to_irq;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Retrieve start irq pin, use default if property not found */
255*4882a593Smuzhiyun 	priv->irq_start = XGENE_DFLT_IRQ_START_PIN;
256*4882a593Smuzhiyun 	if (!device_property_read_u32(&pdev->dev,
257*4882a593Smuzhiyun 					XGENE_IRQ_START_PROPERTY, &val32))
258*4882a593Smuzhiyun 		priv->irq_start = val32;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Retrieve number irqs, use default if property not found */
261*4882a593Smuzhiyun 	priv->nirq = XGENE_DFLT_MAX_NIRQ;
262*4882a593Smuzhiyun 	if (!device_property_read_u32(&pdev->dev, XGENE_NIRQ_PROPERTY, &val32))
263*4882a593Smuzhiyun 		priv->nirq = val32;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Retrieve number gpio, use default if property not found */
266*4882a593Smuzhiyun 	priv->gc.ngpio = XGENE_DFLT_MAX_NGPIO;
267*4882a593Smuzhiyun 	if (!device_property_read_u32(&pdev->dev, XGENE_NGPIO_PROPERTY, &val32))
268*4882a593Smuzhiyun 		priv->gc.ngpio = val32;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Support %d gpios, %d irqs start from pin %d\n",
271*4882a593Smuzhiyun 			priv->gc.ngpio, priv->nirq, priv->irq_start);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	priv->irq_domain = irq_domain_create_hierarchy(parent_domain,
276*4882a593Smuzhiyun 					0, priv->nirq, pdev->dev.fwnode,
277*4882a593Smuzhiyun 					&xgene_gpio_sb_domain_ops, priv);
278*4882a593Smuzhiyun 	if (!priv->irq_domain)
279*4882a593Smuzhiyun 		return -ENODEV;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	priv->gc.irq.domain = priv->irq_domain;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(&pdev->dev, &priv->gc, priv);
284*4882a593Smuzhiyun 	if (ret) {
285*4882a593Smuzhiyun 		dev_err(&pdev->dev,
286*4882a593Smuzhiyun 			"failed to register X-Gene GPIO Standby driver\n");
287*4882a593Smuzhiyun 		irq_domain_remove(priv->irq_domain);
288*4882a593Smuzhiyun 		return ret;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	dev_info(&pdev->dev, "X-Gene GPIO Standby driver registered\n");
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* Register interrupt handlers for GPIO signaled ACPI Events */
294*4882a593Smuzhiyun 	acpi_gpiochip_request_interrupts(&priv->gc);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
xgene_gpio_sb_remove(struct platform_device * pdev)299*4882a593Smuzhiyun static int xgene_gpio_sb_remove(struct platform_device *pdev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct xgene_gpio_sb *priv = platform_get_drvdata(pdev);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	acpi_gpiochip_free_interrupts(&priv->gc);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	irq_domain_remove(priv->irq_domain);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const struct of_device_id xgene_gpio_sb_of_match[] = {
311*4882a593Smuzhiyun 	{.compatible = "apm,xgene-gpio-sb", },
312*4882a593Smuzhiyun 	{},
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_gpio_sb_of_match);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #ifdef CONFIG_ACPI
317*4882a593Smuzhiyun static const struct acpi_device_id xgene_gpio_sb_acpi_match[] = {
318*4882a593Smuzhiyun 	{"APMC0D15", 0},
319*4882a593Smuzhiyun 	{},
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xgene_gpio_sb_acpi_match);
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static struct platform_driver xgene_gpio_sb_driver = {
325*4882a593Smuzhiyun 	.driver = {
326*4882a593Smuzhiyun 		   .name = "xgene-gpio-sb",
327*4882a593Smuzhiyun 		   .of_match_table = xgene_gpio_sb_of_match,
328*4882a593Smuzhiyun 		   .acpi_match_table = ACPI_PTR(xgene_gpio_sb_acpi_match),
329*4882a593Smuzhiyun 		   },
330*4882a593Smuzhiyun 	.probe = xgene_gpio_sb_probe,
331*4882a593Smuzhiyun 	.remove = xgene_gpio_sb_remove,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun module_platform_driver(xgene_gpio_sb_driver);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun MODULE_AUTHOR("AppliedMicro");
336*4882a593Smuzhiyun MODULE_DESCRIPTION("APM X-Gene GPIO Standby driver");
337*4882a593Smuzhiyun MODULE_LICENSE("GPL");
338