xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-ws16c48.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO driver for the WinSystems WS16C48
4*4882a593Smuzhiyun  * Copyright (C) 2016 William Breathitt Gray
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/bitmap.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irqdesc.h>
15*4882a593Smuzhiyun #include <linux/isa.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/moduleparam.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define WS16C48_EXTENT 16
22*4882a593Smuzhiyun #define MAX_NUM_WS16C48 max_num_isa_dev(WS16C48_EXTENT)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static unsigned int base[MAX_NUM_WS16C48];
25*4882a593Smuzhiyun static unsigned int num_ws16c48;
26*4882a593Smuzhiyun module_param_hw_array(base, uint, ioport, &num_ws16c48, 0);
27*4882a593Smuzhiyun MODULE_PARM_DESC(base, "WinSystems WS16C48 base addresses");
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static unsigned int irq[MAX_NUM_WS16C48];
30*4882a593Smuzhiyun module_param_hw_array(irq, uint, irq, NULL, 0);
31*4882a593Smuzhiyun MODULE_PARM_DESC(irq, "WinSystems WS16C48 interrupt line numbers");
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /**
34*4882a593Smuzhiyun  * struct ws16c48_gpio - GPIO device private data structure
35*4882a593Smuzhiyun  * @chip:	instance of the gpio_chip
36*4882a593Smuzhiyun  * @io_state:	bit I/O state (whether bit is set to input or output)
37*4882a593Smuzhiyun  * @out_state:	output bits state
38*4882a593Smuzhiyun  * @lock:	synchronization lock to prevent I/O race conditions
39*4882a593Smuzhiyun  * @irq_mask:	I/O bits affected by interrupts
40*4882a593Smuzhiyun  * @flow_mask:	IRQ flow type mask for the respective I/O bits
41*4882a593Smuzhiyun  * @base:	base port address of the GPIO device
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun struct ws16c48_gpio {
44*4882a593Smuzhiyun 	struct gpio_chip chip;
45*4882a593Smuzhiyun 	unsigned char io_state[6];
46*4882a593Smuzhiyun 	unsigned char out_state[6];
47*4882a593Smuzhiyun 	raw_spinlock_t lock;
48*4882a593Smuzhiyun 	unsigned long irq_mask;
49*4882a593Smuzhiyun 	unsigned long flow_mask;
50*4882a593Smuzhiyun 	unsigned base;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
ws16c48_gpio_get_direction(struct gpio_chip * chip,unsigned offset)53*4882a593Smuzhiyun static int ws16c48_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
56*4882a593Smuzhiyun 	const unsigned port = offset / 8;
57*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (ws16c48gpio->io_state[port] & mask)
60*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
ws16c48_gpio_direction_input(struct gpio_chip * chip,unsigned offset)65*4882a593Smuzhiyun static int ws16c48_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
68*4882a593Smuzhiyun 	const unsigned port = offset / 8;
69*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
70*4882a593Smuzhiyun 	unsigned long flags;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	ws16c48gpio->io_state[port] |= mask;
75*4882a593Smuzhiyun 	ws16c48gpio->out_state[port] &= ~mask;
76*4882a593Smuzhiyun 	outb(ws16c48gpio->out_state[port], ws16c48gpio->base + port);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
ws16c48_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)83*4882a593Smuzhiyun static int ws16c48_gpio_direction_output(struct gpio_chip *chip,
84*4882a593Smuzhiyun 	unsigned offset, int value)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
87*4882a593Smuzhiyun 	const unsigned port = offset / 8;
88*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
89*4882a593Smuzhiyun 	unsigned long flags;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	ws16c48gpio->io_state[port] &= ~mask;
94*4882a593Smuzhiyun 	if (value)
95*4882a593Smuzhiyun 		ws16c48gpio->out_state[port] |= mask;
96*4882a593Smuzhiyun 	else
97*4882a593Smuzhiyun 		ws16c48gpio->out_state[port] &= ~mask;
98*4882a593Smuzhiyun 	outb(ws16c48gpio->out_state[port], ws16c48gpio->base + port);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
ws16c48_gpio_get(struct gpio_chip * chip,unsigned offset)105*4882a593Smuzhiyun static int ws16c48_gpio_get(struct gpio_chip *chip, unsigned offset)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
108*4882a593Smuzhiyun 	const unsigned port = offset / 8;
109*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
110*4882a593Smuzhiyun 	unsigned long flags;
111*4882a593Smuzhiyun 	unsigned port_state;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* ensure that GPIO is set for input */
116*4882a593Smuzhiyun 	if (!(ws16c48gpio->io_state[port] & mask)) {
117*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
118*4882a593Smuzhiyun 		return -EINVAL;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	port_state = inb(ws16c48gpio->base + port);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return !!(port_state & mask);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
ws16c48_gpio_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)128*4882a593Smuzhiyun static int ws16c48_gpio_get_multiple(struct gpio_chip *chip,
129*4882a593Smuzhiyun 	unsigned long *mask, unsigned long *bits)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
132*4882a593Smuzhiyun 	unsigned long offset;
133*4882a593Smuzhiyun 	unsigned long gpio_mask;
134*4882a593Smuzhiyun 	unsigned int port_addr;
135*4882a593Smuzhiyun 	unsigned long port_state;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* clear bits array to a clean slate */
138*4882a593Smuzhiyun 	bitmap_zero(bits, chip->ngpio);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	for_each_set_clump8(offset, gpio_mask, mask, chip->ngpio) {
141*4882a593Smuzhiyun 		port_addr = ws16c48gpio->base + offset / 8;
142*4882a593Smuzhiyun 		port_state = inb(port_addr) & gpio_mask;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		bitmap_set_value8(bits, port_state, offset);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
ws16c48_gpio_set(struct gpio_chip * chip,unsigned offset,int value)150*4882a593Smuzhiyun static void ws16c48_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
153*4882a593Smuzhiyun 	const unsigned port = offset / 8;
154*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
155*4882a593Smuzhiyun 	unsigned long flags;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* ensure that GPIO is set for output */
160*4882a593Smuzhiyun 	if (ws16c48gpio->io_state[port] & mask) {
161*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
162*4882a593Smuzhiyun 		return;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (value)
166*4882a593Smuzhiyun 		ws16c48gpio->out_state[port] |= mask;
167*4882a593Smuzhiyun 	else
168*4882a593Smuzhiyun 		ws16c48gpio->out_state[port] &= ~mask;
169*4882a593Smuzhiyun 	outb(ws16c48gpio->out_state[port], ws16c48gpio->base + port);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
ws16c48_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)174*4882a593Smuzhiyun static void ws16c48_gpio_set_multiple(struct gpio_chip *chip,
175*4882a593Smuzhiyun 	unsigned long *mask, unsigned long *bits)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
178*4882a593Smuzhiyun 	unsigned long offset;
179*4882a593Smuzhiyun 	unsigned long gpio_mask;
180*4882a593Smuzhiyun 	size_t index;
181*4882a593Smuzhiyun 	unsigned int port_addr;
182*4882a593Smuzhiyun 	unsigned long bitmask;
183*4882a593Smuzhiyun 	unsigned long flags;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	for_each_set_clump8(offset, gpio_mask, mask, chip->ngpio) {
186*4882a593Smuzhiyun 		index = offset / 8;
187*4882a593Smuzhiyun 		port_addr = ws16c48gpio->base + index;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		/* mask out GPIO configured for input */
190*4882a593Smuzhiyun 		gpio_mask &= ~ws16c48gpio->io_state[index];
191*4882a593Smuzhiyun 		bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		/* update output state data and set device gpio register */
196*4882a593Smuzhiyun 		ws16c48gpio->out_state[index] &= ~gpio_mask;
197*4882a593Smuzhiyun 		ws16c48gpio->out_state[index] |= bitmask;
198*4882a593Smuzhiyun 		outb(ws16c48gpio->out_state[index], port_addr);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
ws16c48_irq_ack(struct irq_data * data)204*4882a593Smuzhiyun static void ws16c48_irq_ack(struct irq_data *data)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
207*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
208*4882a593Smuzhiyun 	const unsigned long offset = irqd_to_hwirq(data);
209*4882a593Smuzhiyun 	const unsigned port = offset / 8;
210*4882a593Smuzhiyun 	const unsigned mask = BIT(offset % 8);
211*4882a593Smuzhiyun 	unsigned long flags;
212*4882a593Smuzhiyun 	unsigned port_state;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* only the first 3 ports support interrupts */
215*4882a593Smuzhiyun 	if (port > 2)
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	port_state = ws16c48gpio->irq_mask >> (8*port);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	outb(0x80, ws16c48gpio->base + 7);
223*4882a593Smuzhiyun 	outb(port_state & ~mask, ws16c48gpio->base + 8 + port);
224*4882a593Smuzhiyun 	outb(port_state | mask, ws16c48gpio->base + 8 + port);
225*4882a593Smuzhiyun 	outb(0xC0, ws16c48gpio->base + 7);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
ws16c48_irq_mask(struct irq_data * data)230*4882a593Smuzhiyun static void ws16c48_irq_mask(struct irq_data *data)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
233*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
234*4882a593Smuzhiyun 	const unsigned long offset = irqd_to_hwirq(data);
235*4882a593Smuzhiyun 	const unsigned long mask = BIT(offset);
236*4882a593Smuzhiyun 	const unsigned port = offset / 8;
237*4882a593Smuzhiyun 	unsigned long flags;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* only the first 3 ports support interrupts */
240*4882a593Smuzhiyun 	if (port > 2)
241*4882a593Smuzhiyun 		return;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	ws16c48gpio->irq_mask &= ~mask;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	outb(0x80, ws16c48gpio->base + 7);
248*4882a593Smuzhiyun 	outb(ws16c48gpio->irq_mask >> (8*port), ws16c48gpio->base + 8 + port);
249*4882a593Smuzhiyun 	outb(0xC0, ws16c48gpio->base + 7);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
ws16c48_irq_unmask(struct irq_data * data)254*4882a593Smuzhiyun static void ws16c48_irq_unmask(struct irq_data *data)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
257*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
258*4882a593Smuzhiyun 	const unsigned long offset = irqd_to_hwirq(data);
259*4882a593Smuzhiyun 	const unsigned long mask = BIT(offset);
260*4882a593Smuzhiyun 	const unsigned port = offset / 8;
261*4882a593Smuzhiyun 	unsigned long flags;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* only the first 3 ports support interrupts */
264*4882a593Smuzhiyun 	if (port > 2)
265*4882a593Smuzhiyun 		return;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	ws16c48gpio->irq_mask |= mask;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	outb(0x80, ws16c48gpio->base + 7);
272*4882a593Smuzhiyun 	outb(ws16c48gpio->irq_mask >> (8*port), ws16c48gpio->base + 8 + port);
273*4882a593Smuzhiyun 	outb(0xC0, ws16c48gpio->base + 7);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
ws16c48_irq_set_type(struct irq_data * data,unsigned flow_type)278*4882a593Smuzhiyun static int ws16c48_irq_set_type(struct irq_data *data, unsigned flow_type)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
281*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(chip);
282*4882a593Smuzhiyun 	const unsigned long offset = irqd_to_hwirq(data);
283*4882a593Smuzhiyun 	const unsigned long mask = BIT(offset);
284*4882a593Smuzhiyun 	const unsigned port = offset / 8;
285*4882a593Smuzhiyun 	unsigned long flags;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* only the first 3 ports support interrupts */
288*4882a593Smuzhiyun 	if (port > 2)
289*4882a593Smuzhiyun 		return -EINVAL;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&ws16c48gpio->lock, flags);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	switch (flow_type) {
294*4882a593Smuzhiyun 	case IRQ_TYPE_NONE:
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
297*4882a593Smuzhiyun 		ws16c48gpio->flow_mask |= mask;
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
300*4882a593Smuzhiyun 		ws16c48gpio->flow_mask &= ~mask;
301*4882a593Smuzhiyun 		break;
302*4882a593Smuzhiyun 	default:
303*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
304*4882a593Smuzhiyun 		return -EINVAL;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	outb(0x40, ws16c48gpio->base + 7);
308*4882a593Smuzhiyun 	outb(ws16c48gpio->flow_mask >> (8*port), ws16c48gpio->base + 8 + port);
309*4882a593Smuzhiyun 	outb(0xC0, ws16c48gpio->base + 7);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&ws16c48gpio->lock, flags);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static struct irq_chip ws16c48_irqchip = {
317*4882a593Smuzhiyun 	.name = "ws16c48",
318*4882a593Smuzhiyun 	.irq_ack = ws16c48_irq_ack,
319*4882a593Smuzhiyun 	.irq_mask = ws16c48_irq_mask,
320*4882a593Smuzhiyun 	.irq_unmask = ws16c48_irq_unmask,
321*4882a593Smuzhiyun 	.irq_set_type = ws16c48_irq_set_type
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
ws16c48_irq_handler(int irq,void * dev_id)324*4882a593Smuzhiyun static irqreturn_t ws16c48_irq_handler(int irq, void *dev_id)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = dev_id;
327*4882a593Smuzhiyun 	struct gpio_chip *const chip = &ws16c48gpio->chip;
328*4882a593Smuzhiyun 	unsigned long int_pending;
329*4882a593Smuzhiyun 	unsigned long port;
330*4882a593Smuzhiyun 	unsigned long int_id;
331*4882a593Smuzhiyun 	unsigned long gpio;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	int_pending = inb(ws16c48gpio->base + 6) & 0x7;
334*4882a593Smuzhiyun 	if (!int_pending)
335*4882a593Smuzhiyun 		return IRQ_NONE;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* loop until all pending interrupts are handled */
338*4882a593Smuzhiyun 	do {
339*4882a593Smuzhiyun 		for_each_set_bit(port, &int_pending, 3) {
340*4882a593Smuzhiyun 			int_id = inb(ws16c48gpio->base + 8 + port);
341*4882a593Smuzhiyun 			for_each_set_bit(gpio, &int_id, 8)
342*4882a593Smuzhiyun 				generic_handle_irq(irq_find_mapping(
343*4882a593Smuzhiyun 					chip->irq.domain, gpio + 8*port));
344*4882a593Smuzhiyun 		}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		int_pending = inb(ws16c48gpio->base + 6) & 0x7;
347*4882a593Smuzhiyun 	} while (int_pending);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return IRQ_HANDLED;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #define WS16C48_NGPIO 48
353*4882a593Smuzhiyun static const char *ws16c48_names[WS16C48_NGPIO] = {
354*4882a593Smuzhiyun 	"Port 0 Bit 0", "Port 0 Bit 1", "Port 0 Bit 2", "Port 0 Bit 3",
355*4882a593Smuzhiyun 	"Port 0 Bit 4", "Port 0 Bit 5", "Port 0 Bit 6", "Port 0 Bit 7",
356*4882a593Smuzhiyun 	"Port 1 Bit 0", "Port 1 Bit 1", "Port 1 Bit 2", "Port 1 Bit 3",
357*4882a593Smuzhiyun 	"Port 1 Bit 4", "Port 1 Bit 5", "Port 1 Bit 6", "Port 1 Bit 7",
358*4882a593Smuzhiyun 	"Port 2 Bit 0", "Port 2 Bit 1", "Port 2 Bit 2", "Port 2 Bit 3",
359*4882a593Smuzhiyun 	"Port 2 Bit 4", "Port 2 Bit 5", "Port 2 Bit 6", "Port 2 Bit 7",
360*4882a593Smuzhiyun 	"Port 3 Bit 0", "Port 3 Bit 1", "Port 3 Bit 2", "Port 3 Bit 3",
361*4882a593Smuzhiyun 	"Port 3 Bit 4", "Port 3 Bit 5", "Port 3 Bit 6", "Port 3 Bit 7",
362*4882a593Smuzhiyun 	"Port 4 Bit 0", "Port 4 Bit 1", "Port 4 Bit 2", "Port 4 Bit 3",
363*4882a593Smuzhiyun 	"Port 4 Bit 4", "Port 4 Bit 5", "Port 4 Bit 6", "Port 4 Bit 7",
364*4882a593Smuzhiyun 	"Port 5 Bit 0", "Port 5 Bit 1", "Port 5 Bit 2", "Port 5 Bit 3",
365*4882a593Smuzhiyun 	"Port 5 Bit 4", "Port 5 Bit 5", "Port 5 Bit 6", "Port 5 Bit 7"
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
ws16c48_irq_init_hw(struct gpio_chip * gc)368*4882a593Smuzhiyun static int ws16c48_irq_init_hw(struct gpio_chip *gc)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct ws16c48_gpio *const ws16c48gpio = gpiochip_get_data(gc);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Disable IRQ by default */
373*4882a593Smuzhiyun 	outb(0x80, ws16c48gpio->base + 7);
374*4882a593Smuzhiyun 	outb(0, ws16c48gpio->base + 8);
375*4882a593Smuzhiyun 	outb(0, ws16c48gpio->base + 9);
376*4882a593Smuzhiyun 	outb(0, ws16c48gpio->base + 10);
377*4882a593Smuzhiyun 	outb(0xC0, ws16c48gpio->base + 7);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
ws16c48_probe(struct device * dev,unsigned int id)382*4882a593Smuzhiyun static int ws16c48_probe(struct device *dev, unsigned int id)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct ws16c48_gpio *ws16c48gpio;
385*4882a593Smuzhiyun 	const char *const name = dev_name(dev);
386*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
387*4882a593Smuzhiyun 	int err;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	ws16c48gpio = devm_kzalloc(dev, sizeof(*ws16c48gpio), GFP_KERNEL);
390*4882a593Smuzhiyun 	if (!ws16c48gpio)
391*4882a593Smuzhiyun 		return -ENOMEM;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (!devm_request_region(dev, base[id], WS16C48_EXTENT, name)) {
394*4882a593Smuzhiyun 		dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
395*4882a593Smuzhiyun 			base[id], base[id] + WS16C48_EXTENT);
396*4882a593Smuzhiyun 		return -EBUSY;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	ws16c48gpio->chip.label = name;
400*4882a593Smuzhiyun 	ws16c48gpio->chip.parent = dev;
401*4882a593Smuzhiyun 	ws16c48gpio->chip.owner = THIS_MODULE;
402*4882a593Smuzhiyun 	ws16c48gpio->chip.base = -1;
403*4882a593Smuzhiyun 	ws16c48gpio->chip.ngpio = WS16C48_NGPIO;
404*4882a593Smuzhiyun 	ws16c48gpio->chip.names = ws16c48_names;
405*4882a593Smuzhiyun 	ws16c48gpio->chip.get_direction = ws16c48_gpio_get_direction;
406*4882a593Smuzhiyun 	ws16c48gpio->chip.direction_input = ws16c48_gpio_direction_input;
407*4882a593Smuzhiyun 	ws16c48gpio->chip.direction_output = ws16c48_gpio_direction_output;
408*4882a593Smuzhiyun 	ws16c48gpio->chip.get = ws16c48_gpio_get;
409*4882a593Smuzhiyun 	ws16c48gpio->chip.get_multiple = ws16c48_gpio_get_multiple;
410*4882a593Smuzhiyun 	ws16c48gpio->chip.set = ws16c48_gpio_set;
411*4882a593Smuzhiyun 	ws16c48gpio->chip.set_multiple = ws16c48_gpio_set_multiple;
412*4882a593Smuzhiyun 	ws16c48gpio->base = base[id];
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	girq = &ws16c48gpio->chip.irq;
415*4882a593Smuzhiyun 	girq->chip = &ws16c48_irqchip;
416*4882a593Smuzhiyun 	/* This will let us handle the parent IRQ in the driver */
417*4882a593Smuzhiyun 	girq->parent_handler = NULL;
418*4882a593Smuzhiyun 	girq->num_parents = 0;
419*4882a593Smuzhiyun 	girq->parents = NULL;
420*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
421*4882a593Smuzhiyun 	girq->handler = handle_edge_irq;
422*4882a593Smuzhiyun 	girq->init_hw = ws16c48_irq_init_hw;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	raw_spin_lock_init(&ws16c48gpio->lock);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	err = devm_gpiochip_add_data(dev, &ws16c48gpio->chip, ws16c48gpio);
427*4882a593Smuzhiyun 	if (err) {
428*4882a593Smuzhiyun 		dev_err(dev, "GPIO registering failed (%d)\n", err);
429*4882a593Smuzhiyun 		return err;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	err = devm_request_irq(dev, irq[id], ws16c48_irq_handler, IRQF_SHARED,
433*4882a593Smuzhiyun 		name, ws16c48gpio);
434*4882a593Smuzhiyun 	if (err) {
435*4882a593Smuzhiyun 		dev_err(dev, "IRQ handler registering failed (%d)\n", err);
436*4882a593Smuzhiyun 		return err;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static struct isa_driver ws16c48_driver = {
443*4882a593Smuzhiyun 	.probe = ws16c48_probe,
444*4882a593Smuzhiyun 	.driver = {
445*4882a593Smuzhiyun 		.name = "ws16c48"
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun module_isa_driver(ws16c48_driver, num_ws16c48);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
452*4882a593Smuzhiyun MODULE_DESCRIPTION("WinSystems WS16C48 GPIO driver");
453*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
454