xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-vr41xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Driver for NEC VR4100 series General-purpose I/O Unit.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2002 MontaVista Software Inc.
6*4882a593Smuzhiyun  *	Author: Yoichi Yuasa <source@mvista.com>
7*4882a593Smuzhiyun  *  Copyright (C) 2003-2009  Yoichi Yuasa <yuasa@linux-mips.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/fs.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/vr41xx/giu.h>
23*4882a593Smuzhiyun #include <asm/vr41xx/irq.h>
24*4882a593Smuzhiyun #include <asm/vr41xx/vr41xx.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun MODULE_AUTHOR("Yoichi Yuasa <yuasa@linux-mips.org>");
27*4882a593Smuzhiyun MODULE_DESCRIPTION("NEC VR4100 series General-purpose I/O Unit driver");
28*4882a593Smuzhiyun MODULE_LICENSE("GPL");
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define GIUIOSELL	0x00
31*4882a593Smuzhiyun #define GIUIOSELH	0x02
32*4882a593Smuzhiyun #define GIUPIODL	0x04
33*4882a593Smuzhiyun #define GIUPIODH	0x06
34*4882a593Smuzhiyun #define GIUINTSTATL	0x08
35*4882a593Smuzhiyun #define GIUINTSTATH	0x0a
36*4882a593Smuzhiyun #define GIUINTENL	0x0c
37*4882a593Smuzhiyun #define GIUINTENH	0x0e
38*4882a593Smuzhiyun #define GIUINTTYPL	0x10
39*4882a593Smuzhiyun #define GIUINTTYPH	0x12
40*4882a593Smuzhiyun #define GIUINTALSELL	0x14
41*4882a593Smuzhiyun #define GIUINTALSELH	0x16
42*4882a593Smuzhiyun #define GIUINTHTSELL	0x18
43*4882a593Smuzhiyun #define GIUINTHTSELH	0x1a
44*4882a593Smuzhiyun #define GIUPODATL	0x1c
45*4882a593Smuzhiyun #define GIUPODATEN	0x1c
46*4882a593Smuzhiyun #define GIUPODATH	0x1e
47*4882a593Smuzhiyun  #define PIOEN0		0x0100
48*4882a593Smuzhiyun  #define PIOEN1		0x0200
49*4882a593Smuzhiyun #define GIUPODAT	0x1e
50*4882a593Smuzhiyun #define GIUFEDGEINHL	0x20
51*4882a593Smuzhiyun #define GIUFEDGEINHH	0x22
52*4882a593Smuzhiyun #define GIUREDGEINHL	0x24
53*4882a593Smuzhiyun #define GIUREDGEINHH	0x26
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define GIUUSEUPDN	0x1e0
56*4882a593Smuzhiyun #define GIUTERMUPDN	0x1e2
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define GPIO_HAS_PULLUPDOWN_IO		0x0001
59*4882a593Smuzhiyun #define GPIO_HAS_OUTPUT_ENABLE		0x0002
60*4882a593Smuzhiyun #define GPIO_HAS_INTERRUPT_EDGE_SELECT	0x0100
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun 	GPIO_INPUT,
64*4882a593Smuzhiyun 	GPIO_OUTPUT,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static DEFINE_SPINLOCK(giu_lock);
68*4882a593Smuzhiyun static unsigned long giu_flags;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static void __iomem *giu_base;
71*4882a593Smuzhiyun static struct gpio_chip vr41xx_gpio_chip;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define giu_read(offset)		readw(giu_base + (offset))
74*4882a593Smuzhiyun #define giu_write(offset, value)	writew((value), giu_base + (offset))
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define GPIO_PIN_OF_IRQ(irq)	((irq) - GIU_IRQ_BASE)
77*4882a593Smuzhiyun #define GIUINT_HIGH_OFFSET	16
78*4882a593Smuzhiyun #define GIUINT_HIGH_MAX		32
79*4882a593Smuzhiyun 
giu_set(u16 offset,u16 set)80*4882a593Smuzhiyun static inline u16 giu_set(u16 offset, u16 set)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	u16 data;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	data = giu_read(offset);
85*4882a593Smuzhiyun 	data |= set;
86*4882a593Smuzhiyun 	giu_write(offset, data);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return data;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
giu_clear(u16 offset,u16 clear)91*4882a593Smuzhiyun static inline u16 giu_clear(u16 offset, u16 clear)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u16 data;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	data = giu_read(offset);
96*4882a593Smuzhiyun 	data &= ~clear;
97*4882a593Smuzhiyun 	giu_write(offset, data);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return data;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
ack_giuint_low(struct irq_data * d)102*4882a593Smuzhiyun static void ack_giuint_low(struct irq_data *d)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	giu_write(GIUINTSTATL, 1 << GPIO_PIN_OF_IRQ(d->irq));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
mask_giuint_low(struct irq_data * d)107*4882a593Smuzhiyun static void mask_giuint_low(struct irq_data *d)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	giu_clear(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(d->irq));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mask_ack_giuint_low(struct irq_data * d)112*4882a593Smuzhiyun static void mask_ack_giuint_low(struct irq_data *d)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	unsigned int pin;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	pin = GPIO_PIN_OF_IRQ(d->irq);
117*4882a593Smuzhiyun 	giu_clear(GIUINTENL, 1 << pin);
118*4882a593Smuzhiyun 	giu_write(GIUINTSTATL, 1 << pin);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
unmask_giuint_low(struct irq_data * d)121*4882a593Smuzhiyun static void unmask_giuint_low(struct irq_data *d)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(d->irq));
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
startup_giuint(struct irq_data * data)126*4882a593Smuzhiyun static unsigned int startup_giuint(struct irq_data *data)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = gpiochip_lock_as_irq(&vr41xx_gpio_chip, irqd_to_hwirq(data));
131*4882a593Smuzhiyun 	if (ret) {
132*4882a593Smuzhiyun 		dev_err(vr41xx_gpio_chip.parent,
133*4882a593Smuzhiyun 			"unable to lock HW IRQ %lu for IRQ\n",
134*4882a593Smuzhiyun 			data->hwirq);
135*4882a593Smuzhiyun 		return ret;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Satisfy the .enable semantics by unmasking the line */
139*4882a593Smuzhiyun 	unmask_giuint_low(data);
140*4882a593Smuzhiyun 	return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
shutdown_giuint(struct irq_data * data)143*4882a593Smuzhiyun static void shutdown_giuint(struct irq_data *data)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	mask_giuint_low(data);
146*4882a593Smuzhiyun 	gpiochip_unlock_as_irq(&vr41xx_gpio_chip, data->hwirq);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static struct irq_chip giuint_low_irq_chip = {
150*4882a593Smuzhiyun 	.name		= "GIUINTL",
151*4882a593Smuzhiyun 	.irq_ack	= ack_giuint_low,
152*4882a593Smuzhiyun 	.irq_mask	= mask_giuint_low,
153*4882a593Smuzhiyun 	.irq_mask_ack	= mask_ack_giuint_low,
154*4882a593Smuzhiyun 	.irq_unmask	= unmask_giuint_low,
155*4882a593Smuzhiyun 	.irq_startup	= startup_giuint,
156*4882a593Smuzhiyun 	.irq_shutdown	= shutdown_giuint,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
ack_giuint_high(struct irq_data * d)159*4882a593Smuzhiyun static void ack_giuint_high(struct irq_data *d)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	giu_write(GIUINTSTATH,
162*4882a593Smuzhiyun 		  1 << (GPIO_PIN_OF_IRQ(d->irq) - GIUINT_HIGH_OFFSET));
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
mask_giuint_high(struct irq_data * d)165*4882a593Smuzhiyun static void mask_giuint_high(struct irq_data *d)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	giu_clear(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(d->irq) - GIUINT_HIGH_OFFSET));
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
mask_ack_giuint_high(struct irq_data * d)170*4882a593Smuzhiyun static void mask_ack_giuint_high(struct irq_data *d)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned int pin;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	pin = GPIO_PIN_OF_IRQ(d->irq) - GIUINT_HIGH_OFFSET;
175*4882a593Smuzhiyun 	giu_clear(GIUINTENH, 1 << pin);
176*4882a593Smuzhiyun 	giu_write(GIUINTSTATH, 1 << pin);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
unmask_giuint_high(struct irq_data * d)179*4882a593Smuzhiyun static void unmask_giuint_high(struct irq_data *d)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(d->irq) - GIUINT_HIGH_OFFSET));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct irq_chip giuint_high_irq_chip = {
185*4882a593Smuzhiyun 	.name		= "GIUINTH",
186*4882a593Smuzhiyun 	.irq_ack	= ack_giuint_high,
187*4882a593Smuzhiyun 	.irq_mask	= mask_giuint_high,
188*4882a593Smuzhiyun 	.irq_mask_ack	= mask_ack_giuint_high,
189*4882a593Smuzhiyun 	.irq_unmask	= unmask_giuint_high,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
giu_get_irq(unsigned int irq)192*4882a593Smuzhiyun static int giu_get_irq(unsigned int irq)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u16 pendl, pendh, maskl, maskh;
195*4882a593Smuzhiyun 	int i;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	pendl = giu_read(GIUINTSTATL);
198*4882a593Smuzhiyun 	pendh = giu_read(GIUINTSTATH);
199*4882a593Smuzhiyun 	maskl = giu_read(GIUINTENL);
200*4882a593Smuzhiyun 	maskh = giu_read(GIUINTENH);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	maskl &= pendl;
203*4882a593Smuzhiyun 	maskh &= pendh;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (maskl) {
206*4882a593Smuzhiyun 		for (i = 0; i < 16; i++) {
207*4882a593Smuzhiyun 			if (maskl & (1 << i))
208*4882a593Smuzhiyun 				return GIU_IRQ(i);
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	} else if (maskh) {
211*4882a593Smuzhiyun 		for (i = 0; i < 16; i++) {
212*4882a593Smuzhiyun 			if (maskh & (1 << i))
213*4882a593Smuzhiyun 				return GIU_IRQ(i + GIUINT_HIGH_OFFSET);
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	printk(KERN_ERR "spurious GIU interrupt: %04x(%04x),%04x(%04x)\n",
218*4882a593Smuzhiyun 	       maskl, pendl, maskh, pendh);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return -EINVAL;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
vr41xx_set_irq_trigger(unsigned int pin,irq_trigger_t trigger,irq_signal_t signal)223*4882a593Smuzhiyun void vr41xx_set_irq_trigger(unsigned int pin, irq_trigger_t trigger,
224*4882a593Smuzhiyun 			    irq_signal_t signal)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u16 mask;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (pin < GIUINT_HIGH_OFFSET) {
229*4882a593Smuzhiyun 		mask = 1 << pin;
230*4882a593Smuzhiyun 		if (trigger != IRQ_TRIGGER_LEVEL) {
231*4882a593Smuzhiyun 			giu_set(GIUINTTYPL, mask);
232*4882a593Smuzhiyun 			if (signal == IRQ_SIGNAL_HOLD)
233*4882a593Smuzhiyun 				giu_set(GIUINTHTSELL, mask);
234*4882a593Smuzhiyun 			else
235*4882a593Smuzhiyun 				giu_clear(GIUINTHTSELL, mask);
236*4882a593Smuzhiyun 			if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
237*4882a593Smuzhiyun 				switch (trigger) {
238*4882a593Smuzhiyun 				case IRQ_TRIGGER_EDGE_FALLING:
239*4882a593Smuzhiyun 					giu_set(GIUFEDGEINHL, mask);
240*4882a593Smuzhiyun 					giu_clear(GIUREDGEINHL, mask);
241*4882a593Smuzhiyun 					break;
242*4882a593Smuzhiyun 				case IRQ_TRIGGER_EDGE_RISING:
243*4882a593Smuzhiyun 					giu_clear(GIUFEDGEINHL, mask);
244*4882a593Smuzhiyun 					giu_set(GIUREDGEINHL, mask);
245*4882a593Smuzhiyun 					break;
246*4882a593Smuzhiyun 				default:
247*4882a593Smuzhiyun 					giu_set(GIUFEDGEINHL, mask);
248*4882a593Smuzhiyun 					giu_set(GIUREDGEINHL, mask);
249*4882a593Smuzhiyun 					break;
250*4882a593Smuzhiyun 				}
251*4882a593Smuzhiyun 			}
252*4882a593Smuzhiyun 			irq_set_chip_and_handler(GIU_IRQ(pin),
253*4882a593Smuzhiyun 						 &giuint_low_irq_chip,
254*4882a593Smuzhiyun 						 handle_edge_irq);
255*4882a593Smuzhiyun 		} else {
256*4882a593Smuzhiyun 			giu_clear(GIUINTTYPL, mask);
257*4882a593Smuzhiyun 			giu_clear(GIUINTHTSELL, mask);
258*4882a593Smuzhiyun 			irq_set_chip_and_handler(GIU_IRQ(pin),
259*4882a593Smuzhiyun 						 &giuint_low_irq_chip,
260*4882a593Smuzhiyun 						 handle_level_irq);
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 		giu_write(GIUINTSTATL, mask);
263*4882a593Smuzhiyun 	} else if (pin < GIUINT_HIGH_MAX) {
264*4882a593Smuzhiyun 		mask = 1 << (pin - GIUINT_HIGH_OFFSET);
265*4882a593Smuzhiyun 		if (trigger != IRQ_TRIGGER_LEVEL) {
266*4882a593Smuzhiyun 			giu_set(GIUINTTYPH, mask);
267*4882a593Smuzhiyun 			if (signal == IRQ_SIGNAL_HOLD)
268*4882a593Smuzhiyun 				giu_set(GIUINTHTSELH, mask);
269*4882a593Smuzhiyun 			else
270*4882a593Smuzhiyun 				giu_clear(GIUINTHTSELH, mask);
271*4882a593Smuzhiyun 			if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
272*4882a593Smuzhiyun 				switch (trigger) {
273*4882a593Smuzhiyun 				case IRQ_TRIGGER_EDGE_FALLING:
274*4882a593Smuzhiyun 					giu_set(GIUFEDGEINHH, mask);
275*4882a593Smuzhiyun 					giu_clear(GIUREDGEINHH, mask);
276*4882a593Smuzhiyun 					break;
277*4882a593Smuzhiyun 				case IRQ_TRIGGER_EDGE_RISING:
278*4882a593Smuzhiyun 					giu_clear(GIUFEDGEINHH, mask);
279*4882a593Smuzhiyun 					giu_set(GIUREDGEINHH, mask);
280*4882a593Smuzhiyun 					break;
281*4882a593Smuzhiyun 				default:
282*4882a593Smuzhiyun 					giu_set(GIUFEDGEINHH, mask);
283*4882a593Smuzhiyun 					giu_set(GIUREDGEINHH, mask);
284*4882a593Smuzhiyun 					break;
285*4882a593Smuzhiyun 				}
286*4882a593Smuzhiyun 			}
287*4882a593Smuzhiyun 			irq_set_chip_and_handler(GIU_IRQ(pin),
288*4882a593Smuzhiyun 						 &giuint_high_irq_chip,
289*4882a593Smuzhiyun 						 handle_edge_irq);
290*4882a593Smuzhiyun 		} else {
291*4882a593Smuzhiyun 			giu_clear(GIUINTTYPH, mask);
292*4882a593Smuzhiyun 			giu_clear(GIUINTHTSELH, mask);
293*4882a593Smuzhiyun 			irq_set_chip_and_handler(GIU_IRQ(pin),
294*4882a593Smuzhiyun 						 &giuint_high_irq_chip,
295*4882a593Smuzhiyun 						 handle_level_irq);
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 		giu_write(GIUINTSTATH, mask);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vr41xx_set_irq_trigger);
301*4882a593Smuzhiyun 
vr41xx_set_irq_level(unsigned int pin,irq_level_t level)302*4882a593Smuzhiyun void vr41xx_set_irq_level(unsigned int pin, irq_level_t level)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	u16 mask;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (pin < GIUINT_HIGH_OFFSET) {
307*4882a593Smuzhiyun 		mask = 1 << pin;
308*4882a593Smuzhiyun 		if (level == IRQ_LEVEL_HIGH)
309*4882a593Smuzhiyun 			giu_set(GIUINTALSELL, mask);
310*4882a593Smuzhiyun 		else
311*4882a593Smuzhiyun 			giu_clear(GIUINTALSELL, mask);
312*4882a593Smuzhiyun 		giu_write(GIUINTSTATL, mask);
313*4882a593Smuzhiyun 	} else if (pin < GIUINT_HIGH_MAX) {
314*4882a593Smuzhiyun 		mask = 1 << (pin - GIUINT_HIGH_OFFSET);
315*4882a593Smuzhiyun 		if (level == IRQ_LEVEL_HIGH)
316*4882a593Smuzhiyun 			giu_set(GIUINTALSELH, mask);
317*4882a593Smuzhiyun 		else
318*4882a593Smuzhiyun 			giu_clear(GIUINTALSELH, mask);
319*4882a593Smuzhiyun 		giu_write(GIUINTSTATH, mask);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vr41xx_set_irq_level);
323*4882a593Smuzhiyun 
giu_set_direction(struct gpio_chip * chip,unsigned pin,int dir)324*4882a593Smuzhiyun static int giu_set_direction(struct gpio_chip *chip, unsigned pin, int dir)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	u16 offset, mask, reg;
327*4882a593Smuzhiyun 	unsigned long flags;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (pin >= chip->ngpio)
330*4882a593Smuzhiyun 		return -EINVAL;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (pin < 16) {
333*4882a593Smuzhiyun 		offset = GIUIOSELL;
334*4882a593Smuzhiyun 		mask = 1 << pin;
335*4882a593Smuzhiyun 	} else if (pin < 32) {
336*4882a593Smuzhiyun 		offset = GIUIOSELH;
337*4882a593Smuzhiyun 		mask = 1 << (pin - 16);
338*4882a593Smuzhiyun 	} else {
339*4882a593Smuzhiyun 		if (giu_flags & GPIO_HAS_OUTPUT_ENABLE) {
340*4882a593Smuzhiyun 			offset = GIUPODATEN;
341*4882a593Smuzhiyun 			mask = 1 << (pin - 32);
342*4882a593Smuzhiyun 		} else {
343*4882a593Smuzhiyun 			switch (pin) {
344*4882a593Smuzhiyun 			case 48:
345*4882a593Smuzhiyun 				offset = GIUPODATH;
346*4882a593Smuzhiyun 				mask = PIOEN0;
347*4882a593Smuzhiyun 				break;
348*4882a593Smuzhiyun 			case 49:
349*4882a593Smuzhiyun 				offset = GIUPODATH;
350*4882a593Smuzhiyun 				mask = PIOEN1;
351*4882a593Smuzhiyun 				break;
352*4882a593Smuzhiyun 			default:
353*4882a593Smuzhiyun 				return -EINVAL;
354*4882a593Smuzhiyun 			}
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	spin_lock_irqsave(&giu_lock, flags);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	reg = giu_read(offset);
361*4882a593Smuzhiyun 	if (dir == GPIO_OUTPUT)
362*4882a593Smuzhiyun 		reg |= mask;
363*4882a593Smuzhiyun 	else
364*4882a593Smuzhiyun 		reg &= ~mask;
365*4882a593Smuzhiyun 	giu_write(offset, reg);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	spin_unlock_irqrestore(&giu_lock, flags);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
vr41xx_gpio_get(struct gpio_chip * chip,unsigned pin)372*4882a593Smuzhiyun static int vr41xx_gpio_get(struct gpio_chip *chip, unsigned pin)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	u16 reg, mask;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (pin >= chip->ngpio)
377*4882a593Smuzhiyun 		return -EINVAL;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (pin < 16) {
380*4882a593Smuzhiyun 		reg = giu_read(GIUPIODL);
381*4882a593Smuzhiyun 		mask = 1 << pin;
382*4882a593Smuzhiyun 	} else if (pin < 32) {
383*4882a593Smuzhiyun 		reg = giu_read(GIUPIODH);
384*4882a593Smuzhiyun 		mask = 1 << (pin - 16);
385*4882a593Smuzhiyun 	} else if (pin < 48) {
386*4882a593Smuzhiyun 		reg = giu_read(GIUPODATL);
387*4882a593Smuzhiyun 		mask = 1 << (pin - 32);
388*4882a593Smuzhiyun 	} else {
389*4882a593Smuzhiyun 		reg = giu_read(GIUPODATH);
390*4882a593Smuzhiyun 		mask = 1 << (pin - 48);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (reg & mask)
394*4882a593Smuzhiyun 		return 1;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
vr41xx_gpio_set(struct gpio_chip * chip,unsigned pin,int value)399*4882a593Smuzhiyun static void vr41xx_gpio_set(struct gpio_chip *chip, unsigned pin,
400*4882a593Smuzhiyun 			    int value)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	u16 offset, mask, reg;
403*4882a593Smuzhiyun 	unsigned long flags;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (pin >= chip->ngpio)
406*4882a593Smuzhiyun 		return;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (pin < 16) {
409*4882a593Smuzhiyun 		offset = GIUPIODL;
410*4882a593Smuzhiyun 		mask = 1 << pin;
411*4882a593Smuzhiyun 	} else if (pin < 32) {
412*4882a593Smuzhiyun 		offset = GIUPIODH;
413*4882a593Smuzhiyun 		mask = 1 << (pin - 16);
414*4882a593Smuzhiyun 	} else if (pin < 48) {
415*4882a593Smuzhiyun 		offset = GIUPODATL;
416*4882a593Smuzhiyun 		mask = 1 << (pin - 32);
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		offset = GIUPODATH;
419*4882a593Smuzhiyun 		mask = 1 << (pin - 48);
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	spin_lock_irqsave(&giu_lock, flags);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	reg = giu_read(offset);
425*4882a593Smuzhiyun 	if (value)
426*4882a593Smuzhiyun 		reg |= mask;
427*4882a593Smuzhiyun 	else
428*4882a593Smuzhiyun 		reg &= ~mask;
429*4882a593Smuzhiyun 	giu_write(offset, reg);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	spin_unlock_irqrestore(&giu_lock, flags);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 
vr41xx_gpio_direction_input(struct gpio_chip * chip,unsigned offset)435*4882a593Smuzhiyun static int vr41xx_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	return giu_set_direction(chip, offset, GPIO_INPUT);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
vr41xx_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)440*4882a593Smuzhiyun static int vr41xx_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
441*4882a593Smuzhiyun 				int value)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	vr41xx_gpio_set(chip, offset, value);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return giu_set_direction(chip, offset, GPIO_OUTPUT);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
vr41xx_gpio_to_irq(struct gpio_chip * chip,unsigned offset)448*4882a593Smuzhiyun static int vr41xx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	if (offset >= chip->ngpio)
451*4882a593Smuzhiyun 		return -EINVAL;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return GIU_IRQ_BASE + offset;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static struct gpio_chip vr41xx_gpio_chip = {
457*4882a593Smuzhiyun 	.label			= "vr41xx",
458*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
459*4882a593Smuzhiyun 	.direction_input	= vr41xx_gpio_direction_input,
460*4882a593Smuzhiyun 	.get			= vr41xx_gpio_get,
461*4882a593Smuzhiyun 	.direction_output	= vr41xx_gpio_direction_output,
462*4882a593Smuzhiyun 	.set			= vr41xx_gpio_set,
463*4882a593Smuzhiyun 	.to_irq			= vr41xx_gpio_to_irq,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
giu_probe(struct platform_device * pdev)466*4882a593Smuzhiyun static int giu_probe(struct platform_device *pdev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	unsigned int trigger, i, pin;
469*4882a593Smuzhiyun 	struct irq_chip *chip;
470*4882a593Smuzhiyun 	int irq;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	switch (pdev->id) {
473*4882a593Smuzhiyun 	case GPIO_50PINS_PULLUPDOWN:
474*4882a593Smuzhiyun 		giu_flags = GPIO_HAS_PULLUPDOWN_IO;
475*4882a593Smuzhiyun 		vr41xx_gpio_chip.ngpio = 50;
476*4882a593Smuzhiyun 		break;
477*4882a593Smuzhiyun 	case GPIO_36PINS:
478*4882a593Smuzhiyun 		vr41xx_gpio_chip.ngpio = 36;
479*4882a593Smuzhiyun 		break;
480*4882a593Smuzhiyun 	case GPIO_48PINS_EDGE_SELECT:
481*4882a593Smuzhiyun 		giu_flags = GPIO_HAS_INTERRUPT_EDGE_SELECT;
482*4882a593Smuzhiyun 		vr41xx_gpio_chip.ngpio = 48;
483*4882a593Smuzhiyun 		break;
484*4882a593Smuzhiyun 	default:
485*4882a593Smuzhiyun 		dev_err(&pdev->dev, "GIU: unknown ID %d\n", pdev->id);
486*4882a593Smuzhiyun 		return -ENODEV;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	giu_base = devm_platform_ioremap_resource(pdev, 0);
490*4882a593Smuzhiyun 	if (IS_ERR(giu_base))
491*4882a593Smuzhiyun 		return PTR_ERR(giu_base);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	vr41xx_gpio_chip.parent = &pdev->dev;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (gpiochip_add_data(&vr41xx_gpio_chip, NULL))
496*4882a593Smuzhiyun 		return -ENODEV;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	giu_write(GIUINTENL, 0);
499*4882a593Smuzhiyun 	giu_write(GIUINTENH, 0);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	trigger = giu_read(GIUINTTYPH) << 16;
502*4882a593Smuzhiyun 	trigger |= giu_read(GIUINTTYPL);
503*4882a593Smuzhiyun 	for (i = GIU_IRQ_BASE; i <= GIU_IRQ_LAST; i++) {
504*4882a593Smuzhiyun 		pin = GPIO_PIN_OF_IRQ(i);
505*4882a593Smuzhiyun 		if (pin < GIUINT_HIGH_OFFSET)
506*4882a593Smuzhiyun 			chip = &giuint_low_irq_chip;
507*4882a593Smuzhiyun 		else
508*4882a593Smuzhiyun 			chip = &giuint_high_irq_chip;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		if (trigger & (1 << pin))
511*4882a593Smuzhiyun 			irq_set_chip_and_handler(i, chip, handle_edge_irq);
512*4882a593Smuzhiyun 		else
513*4882a593Smuzhiyun 			irq_set_chip_and_handler(i, chip, handle_level_irq);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
518*4882a593Smuzhiyun 	if (irq < 0 || irq >= nr_irqs)
519*4882a593Smuzhiyun 		return -EBUSY;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return cascade_irq(irq, giu_get_irq);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
giu_remove(struct platform_device * pdev)524*4882a593Smuzhiyun static int giu_remove(struct platform_device *pdev)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	if (giu_base) {
527*4882a593Smuzhiyun 		giu_base = NULL;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static struct platform_driver giu_device_driver = {
534*4882a593Smuzhiyun 	.probe		= giu_probe,
535*4882a593Smuzhiyun 	.remove		= giu_remove,
536*4882a593Smuzhiyun 	.driver		= {
537*4882a593Smuzhiyun 		.name	= "GIU",
538*4882a593Smuzhiyun 	},
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun module_platform_driver(giu_device_driver);
542