xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-vf610.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale vf610 GPIO support through PORT and GPIO
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014 Toradex AG.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Stefan Agner <stefan@agner.ch>.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/gpio/driver.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define VF610_GPIO_PER_PORT		32
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct fsl_gpio_soc_data {
26*4882a593Smuzhiyun 	/* SoCs has a Port Data Direction Register (PDDR) */
27*4882a593Smuzhiyun 	bool have_paddr;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct vf610_gpio_port {
31*4882a593Smuzhiyun 	struct gpio_chip gc;
32*4882a593Smuzhiyun 	struct irq_chip ic;
33*4882a593Smuzhiyun 	void __iomem *base;
34*4882a593Smuzhiyun 	void __iomem *gpio_base;
35*4882a593Smuzhiyun 	const struct fsl_gpio_soc_data *sdata;
36*4882a593Smuzhiyun 	u8 irqc[VF610_GPIO_PER_PORT];
37*4882a593Smuzhiyun 	struct clk *clk_port;
38*4882a593Smuzhiyun 	struct clk *clk_gpio;
39*4882a593Smuzhiyun 	int irq;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define GPIO_PDOR		0x00
43*4882a593Smuzhiyun #define GPIO_PSOR		0x04
44*4882a593Smuzhiyun #define GPIO_PCOR		0x08
45*4882a593Smuzhiyun #define GPIO_PTOR		0x0c
46*4882a593Smuzhiyun #define GPIO_PDIR		0x10
47*4882a593Smuzhiyun #define GPIO_PDDR		0x14
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PORT_PCR(n)		((n) * 0x4)
50*4882a593Smuzhiyun #define PORT_PCR_IRQC_OFFSET	16
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PORT_ISFR		0xa0
53*4882a593Smuzhiyun #define PORT_DFER		0xc0
54*4882a593Smuzhiyun #define PORT_DFCR		0xc4
55*4882a593Smuzhiyun #define PORT_DFWR		0xc8
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define PORT_INT_OFF		0x0
58*4882a593Smuzhiyun #define PORT_INT_LOGIC_ZERO	0x8
59*4882a593Smuzhiyun #define PORT_INT_RISING_EDGE	0x9
60*4882a593Smuzhiyun #define PORT_INT_FALLING_EDGE	0xa
61*4882a593Smuzhiyun #define PORT_INT_EITHER_EDGE	0xb
62*4882a593Smuzhiyun #define PORT_INT_LOGIC_ONE	0xc
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct fsl_gpio_soc_data imx_data = {
65*4882a593Smuzhiyun 	.have_paddr = true,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct of_device_id vf610_gpio_dt_ids[] = {
69*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-gpio",	.data = NULL, },
70*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7ulp-gpio",	.data = &imx_data, },
71*4882a593Smuzhiyun 	{ /* sentinel */ }
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
vf610_gpio_writel(u32 val,void __iomem * reg)74*4882a593Smuzhiyun static inline void vf610_gpio_writel(u32 val, void __iomem *reg)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	writel_relaxed(val, reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
vf610_gpio_readl(void __iomem * reg)79*4882a593Smuzhiyun static inline u32 vf610_gpio_readl(void __iomem *reg)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	return readl_relaxed(reg);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
vf610_gpio_get(struct gpio_chip * gc,unsigned int gpio)84*4882a593Smuzhiyun static int vf610_gpio_get(struct gpio_chip *gc, unsigned int gpio)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct vf610_gpio_port *port = gpiochip_get_data(gc);
87*4882a593Smuzhiyun 	unsigned long mask = BIT(gpio);
88*4882a593Smuzhiyun 	unsigned long offset = GPIO_PDIR;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (port->sdata && port->sdata->have_paddr) {
91*4882a593Smuzhiyun 		mask &= vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
92*4882a593Smuzhiyun 		if (mask)
93*4882a593Smuzhiyun 			offset = GPIO_PDOR;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return !!(vf610_gpio_readl(port->gpio_base + offset) & BIT(gpio));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
vf610_gpio_set(struct gpio_chip * gc,unsigned int gpio,int val)99*4882a593Smuzhiyun static void vf610_gpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct vf610_gpio_port *port = gpiochip_get_data(gc);
102*4882a593Smuzhiyun 	unsigned long mask = BIT(gpio);
103*4882a593Smuzhiyun 	unsigned long offset = val ? GPIO_PSOR : GPIO_PCOR;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	vf610_gpio_writel(mask, port->gpio_base + offset);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
vf610_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)108*4882a593Smuzhiyun static int vf610_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct vf610_gpio_port *port = gpiochip_get_data(chip);
111*4882a593Smuzhiyun 	unsigned long mask = BIT(gpio);
112*4882a593Smuzhiyun 	u32 val;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (port->sdata && port->sdata->have_paddr) {
115*4882a593Smuzhiyun 		val = vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
116*4882a593Smuzhiyun 		val &= ~mask;
117*4882a593Smuzhiyun 		vf610_gpio_writel(val, port->gpio_base + GPIO_PDDR);
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return pinctrl_gpio_direction_input(chip->base + gpio);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
vf610_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)123*4882a593Smuzhiyun static int vf610_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
124*4882a593Smuzhiyun 				       int value)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct vf610_gpio_port *port = gpiochip_get_data(chip);
127*4882a593Smuzhiyun 	unsigned long mask = BIT(gpio);
128*4882a593Smuzhiyun 	u32 val;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (port->sdata && port->sdata->have_paddr) {
131*4882a593Smuzhiyun 		val = vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
132*4882a593Smuzhiyun 		val |= mask;
133*4882a593Smuzhiyun 		vf610_gpio_writel(val, port->gpio_base + GPIO_PDDR);
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	vf610_gpio_set(chip, gpio, value);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return pinctrl_gpio_direction_output(chip->base + gpio);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
vf610_gpio_irq_handler(struct irq_desc * desc)141*4882a593Smuzhiyun static void vf610_gpio_irq_handler(struct irq_desc *desc)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
144*4882a593Smuzhiyun 		gpiochip_get_data(irq_desc_get_handler_data(desc));
145*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
146*4882a593Smuzhiyun 	int pin;
147*4882a593Smuzhiyun 	unsigned long irq_isfr;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	irq_isfr = vf610_gpio_readl(port->base + PORT_ISFR);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for_each_set_bit(pin, &irq_isfr, VF610_GPIO_PER_PORT) {
154*4882a593Smuzhiyun 		vf610_gpio_writel(BIT(pin), port->base + PORT_ISFR);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(port->gc.irq.domain, pin));
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
vf610_gpio_irq_ack(struct irq_data * d)162*4882a593Smuzhiyun static void vf610_gpio_irq_ack(struct irq_data *d)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
165*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
166*4882a593Smuzhiyun 	int gpio = d->hwirq;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	vf610_gpio_writel(BIT(gpio), port->base + PORT_ISFR);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
vf610_gpio_irq_set_type(struct irq_data * d,u32 type)171*4882a593Smuzhiyun static int vf610_gpio_irq_set_type(struct irq_data *d, u32 type)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
174*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
175*4882a593Smuzhiyun 	u8 irqc;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	switch (type) {
178*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
179*4882a593Smuzhiyun 		irqc = PORT_INT_RISING_EDGE;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
182*4882a593Smuzhiyun 		irqc = PORT_INT_FALLING_EDGE;
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
185*4882a593Smuzhiyun 		irqc = PORT_INT_EITHER_EDGE;
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
188*4882a593Smuzhiyun 		irqc = PORT_INT_LOGIC_ZERO;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
191*4882a593Smuzhiyun 		irqc = PORT_INT_LOGIC_ONE;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 	default:
194*4882a593Smuzhiyun 		return -EINVAL;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	port->irqc[d->hwirq] = irqc;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK)
200*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
201*4882a593Smuzhiyun 	else
202*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
vf610_gpio_irq_mask(struct irq_data * d)207*4882a593Smuzhiyun static void vf610_gpio_irq_mask(struct irq_data *d)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
210*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
211*4882a593Smuzhiyun 	void __iomem *pcr_base = port->base + PORT_PCR(d->hwirq);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	vf610_gpio_writel(0, pcr_base);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
vf610_gpio_irq_unmask(struct irq_data * d)216*4882a593Smuzhiyun static void vf610_gpio_irq_unmask(struct irq_data *d)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
219*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
220*4882a593Smuzhiyun 	void __iomem *pcr_base = port->base + PORT_PCR(d->hwirq);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	vf610_gpio_writel(port->irqc[d->hwirq] << PORT_PCR_IRQC_OFFSET,
223*4882a593Smuzhiyun 			  pcr_base);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
vf610_gpio_irq_set_wake(struct irq_data * d,u32 enable)226*4882a593Smuzhiyun static int vf610_gpio_irq_set_wake(struct irq_data *d, u32 enable)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct vf610_gpio_port *port =
229*4882a593Smuzhiyun 		gpiochip_get_data(irq_data_get_irq_chip_data(d));
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (enable)
232*4882a593Smuzhiyun 		enable_irq_wake(port->irq);
233*4882a593Smuzhiyun 	else
234*4882a593Smuzhiyun 		disable_irq_wake(port->irq);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
vf610_gpio_disable_clk(void * data)239*4882a593Smuzhiyun static void vf610_gpio_disable_clk(void *data)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	clk_disable_unprepare(data);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
vf610_gpio_probe(struct platform_device * pdev)244*4882a593Smuzhiyun static int vf610_gpio_probe(struct platform_device *pdev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
247*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
248*4882a593Smuzhiyun 	struct vf610_gpio_port *port;
249*4882a593Smuzhiyun 	struct gpio_chip *gc;
250*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
251*4882a593Smuzhiyun 	struct irq_chip *ic;
252*4882a593Smuzhiyun 	int i;
253*4882a593Smuzhiyun 	int ret;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
256*4882a593Smuzhiyun 	if (!port)
257*4882a593Smuzhiyun 		return -ENOMEM;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	port->sdata = of_device_get_match_data(dev);
260*4882a593Smuzhiyun 	port->base = devm_platform_ioremap_resource(pdev, 0);
261*4882a593Smuzhiyun 	if (IS_ERR(port->base))
262*4882a593Smuzhiyun 		return PTR_ERR(port->base);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	port->gpio_base = devm_platform_ioremap_resource(pdev, 1);
265*4882a593Smuzhiyun 	if (IS_ERR(port->gpio_base))
266*4882a593Smuzhiyun 		return PTR_ERR(port->gpio_base);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	port->irq = platform_get_irq(pdev, 0);
269*4882a593Smuzhiyun 	if (port->irq < 0)
270*4882a593Smuzhiyun 		return port->irq;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	port->clk_port = devm_clk_get(dev, "port");
273*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(port->clk_port);
274*4882a593Smuzhiyun 	if (!ret) {
275*4882a593Smuzhiyun 		ret = clk_prepare_enable(port->clk_port);
276*4882a593Smuzhiyun 		if (ret)
277*4882a593Smuzhiyun 			return ret;
278*4882a593Smuzhiyun 		ret = devm_add_action_or_reset(dev, vf610_gpio_disable_clk,
279*4882a593Smuzhiyun 					       port->clk_port);
280*4882a593Smuzhiyun 		if (ret)
281*4882a593Smuzhiyun 			return ret;
282*4882a593Smuzhiyun 	} else if (ret == -EPROBE_DEFER) {
283*4882a593Smuzhiyun 		/*
284*4882a593Smuzhiyun 		 * Percolate deferrals, for anything else,
285*4882a593Smuzhiyun 		 * just live without the clocking.
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		return ret;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	port->clk_gpio = devm_clk_get(dev, "gpio");
291*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(port->clk_gpio);
292*4882a593Smuzhiyun 	if (!ret) {
293*4882a593Smuzhiyun 		ret = clk_prepare_enable(port->clk_gpio);
294*4882a593Smuzhiyun 		if (ret)
295*4882a593Smuzhiyun 			return ret;
296*4882a593Smuzhiyun 		ret = devm_add_action_or_reset(dev, vf610_gpio_disable_clk,
297*4882a593Smuzhiyun 					       port->clk_gpio);
298*4882a593Smuzhiyun 		if (ret)
299*4882a593Smuzhiyun 			return ret;
300*4882a593Smuzhiyun 	} else if (ret == -EPROBE_DEFER) {
301*4882a593Smuzhiyun 		return ret;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	gc = &port->gc;
305*4882a593Smuzhiyun 	gc->of_node = np;
306*4882a593Smuzhiyun 	gc->parent = dev;
307*4882a593Smuzhiyun 	gc->label = "vf610-gpio";
308*4882a593Smuzhiyun 	gc->ngpio = VF610_GPIO_PER_PORT;
309*4882a593Smuzhiyun 	gc->base = of_alias_get_id(np, "gpio") * VF610_GPIO_PER_PORT;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	gc->request = gpiochip_generic_request;
312*4882a593Smuzhiyun 	gc->free = gpiochip_generic_free;
313*4882a593Smuzhiyun 	gc->direction_input = vf610_gpio_direction_input;
314*4882a593Smuzhiyun 	gc->get = vf610_gpio_get;
315*4882a593Smuzhiyun 	gc->direction_output = vf610_gpio_direction_output;
316*4882a593Smuzhiyun 	gc->set = vf610_gpio_set;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ic = &port->ic;
319*4882a593Smuzhiyun 	ic->name = "gpio-vf610";
320*4882a593Smuzhiyun 	ic->irq_ack = vf610_gpio_irq_ack;
321*4882a593Smuzhiyun 	ic->irq_mask = vf610_gpio_irq_mask;
322*4882a593Smuzhiyun 	ic->irq_unmask = vf610_gpio_irq_unmask;
323*4882a593Smuzhiyun 	ic->irq_set_type = vf610_gpio_irq_set_type;
324*4882a593Smuzhiyun 	ic->irq_set_wake = vf610_gpio_irq_set_wake;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Mask all GPIO interrupts */
327*4882a593Smuzhiyun 	for (i = 0; i < gc->ngpio; i++)
328*4882a593Smuzhiyun 		vf610_gpio_writel(0, port->base + PORT_PCR(i));
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Clear the interrupt status register for all GPIO's */
331*4882a593Smuzhiyun 	vf610_gpio_writel(~0, port->base + PORT_ISFR);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	girq = &gc->irq;
334*4882a593Smuzhiyun 	girq->chip = ic;
335*4882a593Smuzhiyun 	girq->parent_handler = vf610_gpio_irq_handler;
336*4882a593Smuzhiyun 	girq->num_parents = 1;
337*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(&pdev->dev, 1,
338*4882a593Smuzhiyun 				     sizeof(*girq->parents),
339*4882a593Smuzhiyun 				     GFP_KERNEL);
340*4882a593Smuzhiyun 	if (!girq->parents)
341*4882a593Smuzhiyun 		return -ENOMEM;
342*4882a593Smuzhiyun 	girq->parents[0] = port->irq;
343*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
344*4882a593Smuzhiyun 	girq->handler = handle_edge_irq;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return devm_gpiochip_add_data(dev, gc, port);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static struct platform_driver vf610_gpio_driver = {
350*4882a593Smuzhiyun 	.driver		= {
351*4882a593Smuzhiyun 		.name	= "gpio-vf610",
352*4882a593Smuzhiyun 		.of_match_table = vf610_gpio_dt_ids,
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun 	.probe		= vf610_gpio_probe,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun builtin_platform_driver(vf610_gpio_driver);
358