1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2017 Socionext Inc.
4*4882a593Smuzhiyun // Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bits.h>
7*4882a593Smuzhiyun #include <linux/gpio/driver.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqdomain.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <dt-bindings/gpio/uniphier-gpio.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define UNIPHIER_GPIO_IRQ_MAX_NUM 24
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define UNIPHIER_GPIO_PORT_DATA 0x0 /* data */
21*4882a593Smuzhiyun #define UNIPHIER_GPIO_PORT_DIR 0x4 /* direction (1:in, 0:out) */
22*4882a593Smuzhiyun #define UNIPHIER_GPIO_IRQ_EN 0x90 /* irq enable */
23*4882a593Smuzhiyun #define UNIPHIER_GPIO_IRQ_MODE 0x94 /* irq mode (1: both edge) */
24*4882a593Smuzhiyun #define UNIPHIER_GPIO_IRQ_FLT_EN 0x98 /* noise filter enable */
25*4882a593Smuzhiyun #define UNIPHIER_GPIO_IRQ_FLT_CYC 0x9c /* noise filter clock cycle */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct uniphier_gpio_priv {
28*4882a593Smuzhiyun struct gpio_chip chip;
29*4882a593Smuzhiyun struct irq_chip irq_chip;
30*4882a593Smuzhiyun struct irq_domain *domain;
31*4882a593Smuzhiyun void __iomem *regs;
32*4882a593Smuzhiyun spinlock_t lock;
33*4882a593Smuzhiyun u32 saved_vals[];
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
uniphier_gpio_bank_to_reg(unsigned int bank)36*4882a593Smuzhiyun static unsigned int uniphier_gpio_bank_to_reg(unsigned int bank)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun unsigned int reg;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun reg = (bank + 1) * 8;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Unfortunately, the GPIO port registers are not contiguous because
44*4882a593Smuzhiyun * offset 0x90-0x9f is used for IRQ. Add 0x10 when crossing the region.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun if (reg >= UNIPHIER_GPIO_IRQ_EN)
47*4882a593Smuzhiyun reg += 0x10;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return reg;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
uniphier_gpio_get_bank_and_mask(unsigned int offset,unsigned int * bank,u32 * mask)52*4882a593Smuzhiyun static void uniphier_gpio_get_bank_and_mask(unsigned int offset,
53*4882a593Smuzhiyun unsigned int *bank, u32 *mask)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun *bank = offset / UNIPHIER_GPIO_LINES_PER_BANK;
56*4882a593Smuzhiyun *mask = BIT(offset % UNIPHIER_GPIO_LINES_PER_BANK);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
uniphier_gpio_reg_update(struct uniphier_gpio_priv * priv,unsigned int reg,u32 mask,u32 val)59*4882a593Smuzhiyun static void uniphier_gpio_reg_update(struct uniphier_gpio_priv *priv,
60*4882a593Smuzhiyun unsigned int reg, u32 mask, u32 val)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun unsigned long flags;
63*4882a593Smuzhiyun u32 tmp;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
66*4882a593Smuzhiyun tmp = readl(priv->regs + reg);
67*4882a593Smuzhiyun tmp &= ~mask;
68*4882a593Smuzhiyun tmp |= mask & val;
69*4882a593Smuzhiyun writel(tmp, priv->regs + reg);
70*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
uniphier_gpio_bank_write(struct gpio_chip * chip,unsigned int bank,unsigned int reg,u32 mask,u32 val)73*4882a593Smuzhiyun static void uniphier_gpio_bank_write(struct gpio_chip *chip, unsigned int bank,
74*4882a593Smuzhiyun unsigned int reg, u32 mask, u32 val)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!mask)
79*4882a593Smuzhiyun return;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun uniphier_gpio_reg_update(priv, uniphier_gpio_bank_to_reg(bank) + reg,
82*4882a593Smuzhiyun mask, val);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
uniphier_gpio_offset_write(struct gpio_chip * chip,unsigned int offset,unsigned int reg,int val)85*4882a593Smuzhiyun static void uniphier_gpio_offset_write(struct gpio_chip *chip,
86*4882a593Smuzhiyun unsigned int offset, unsigned int reg,
87*4882a593Smuzhiyun int val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun unsigned int bank;
90*4882a593Smuzhiyun u32 mask;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun uniphier_gpio_bank_write(chip, bank, reg, mask, val ? mask : 0);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
uniphier_gpio_offset_read(struct gpio_chip * chip,unsigned int offset,unsigned int reg)97*4882a593Smuzhiyun static int uniphier_gpio_offset_read(struct gpio_chip *chip,
98*4882a593Smuzhiyun unsigned int offset, unsigned int reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
101*4882a593Smuzhiyun unsigned int bank, reg_offset;
102*4882a593Smuzhiyun u32 mask;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
105*4882a593Smuzhiyun reg_offset = uniphier_gpio_bank_to_reg(bank) + reg;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return !!(readl(priv->regs + reg_offset) & mask);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
uniphier_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)110*4882a593Smuzhiyun static int uniphier_gpio_get_direction(struct gpio_chip *chip,
111*4882a593Smuzhiyun unsigned int offset)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun if (uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DIR))
114*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
uniphier_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)119*4882a593Smuzhiyun static int uniphier_gpio_direction_input(struct gpio_chip *chip,
120*4882a593Smuzhiyun unsigned int offset)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 1);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
uniphier_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int val)127*4882a593Smuzhiyun static int uniphier_gpio_direction_output(struct gpio_chip *chip,
128*4882a593Smuzhiyun unsigned int offset, int val)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
131*4882a593Smuzhiyun uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 0);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
uniphier_gpio_get(struct gpio_chip * chip,unsigned int offset)136*4882a593Smuzhiyun static int uniphier_gpio_get(struct gpio_chip *chip, unsigned int offset)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DATA);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
uniphier_gpio_set(struct gpio_chip * chip,unsigned int offset,int val)141*4882a593Smuzhiyun static void uniphier_gpio_set(struct gpio_chip *chip,
142*4882a593Smuzhiyun unsigned int offset, int val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
uniphier_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)147*4882a593Smuzhiyun static void uniphier_gpio_set_multiple(struct gpio_chip *chip,
148*4882a593Smuzhiyun unsigned long *mask, unsigned long *bits)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun unsigned long i, bank, bank_mask, bank_bits;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun for_each_set_clump8(i, bank_mask, mask, chip->ngpio) {
153*4882a593Smuzhiyun bank = i / UNIPHIER_GPIO_LINES_PER_BANK;
154*4882a593Smuzhiyun bank_bits = bitmap_get_value8(bits, i);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun uniphier_gpio_bank_write(chip, bank, UNIPHIER_GPIO_PORT_DATA,
157*4882a593Smuzhiyun bank_mask, bank_bits);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
uniphier_gpio_to_irq(struct gpio_chip * chip,unsigned int offset)161*4882a593Smuzhiyun static int uniphier_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct irq_fwspec fwspec;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (offset < UNIPHIER_GPIO_IRQ_OFFSET)
166*4882a593Smuzhiyun return -ENXIO;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun fwspec.fwnode = of_node_to_fwnode(chip->parent->of_node);
169*4882a593Smuzhiyun fwspec.param_count = 2;
170*4882a593Smuzhiyun fwspec.param[0] = offset - UNIPHIER_GPIO_IRQ_OFFSET;
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * IRQ_TYPE_NONE is rejected by the parent irq domain. Set LEVEL_HIGH
173*4882a593Smuzhiyun * temporarily. Anyway, ->irq_set_type() will override it later.
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun fwspec.param[1] = IRQ_TYPE_LEVEL_HIGH;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return irq_create_fwspec_mapping(&fwspec);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
uniphier_gpio_irq_mask(struct irq_data * data)180*4882a593Smuzhiyun static void uniphier_gpio_irq_mask(struct irq_data *data)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = data->chip_data;
183*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, 0);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun irq_chip_mask_parent(data);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
uniphier_gpio_irq_unmask(struct irq_data * data)190*4882a593Smuzhiyun static void uniphier_gpio_irq_unmask(struct irq_data *data)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = data->chip_data;
193*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, mask);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun irq_chip_unmask_parent(data);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
uniphier_gpio_irq_set_type(struct irq_data * data,unsigned int type)200*4882a593Smuzhiyun static int uniphier_gpio_irq_set_type(struct irq_data *data, unsigned int type)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = data->chip_data;
203*4882a593Smuzhiyun u32 mask = BIT(data->hwirq);
204*4882a593Smuzhiyun u32 val = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (type == IRQ_TYPE_EDGE_BOTH) {
207*4882a593Smuzhiyun val = mask;
208*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_FALLING;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_MODE, mask, val);
212*4882a593Smuzhiyun /* To enable both edge detection, the noise filter must be enabled. */
213*4882a593Smuzhiyun uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_FLT_EN, mask, val);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return irq_chip_set_type_parent(data, type);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
uniphier_gpio_irq_get_parent_hwirq(struct uniphier_gpio_priv * priv,unsigned int hwirq)218*4882a593Smuzhiyun static int uniphier_gpio_irq_get_parent_hwirq(struct uniphier_gpio_priv *priv,
219*4882a593Smuzhiyun unsigned int hwirq)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct device_node *np = priv->chip.parent->of_node;
222*4882a593Smuzhiyun const __be32 *range;
223*4882a593Smuzhiyun u32 base, parent_base, size;
224*4882a593Smuzhiyun int len;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun range = of_get_property(np, "socionext,interrupt-ranges", &len);
227*4882a593Smuzhiyun if (!range)
228*4882a593Smuzhiyun return -EINVAL;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun len /= sizeof(*range);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun for (; len >= 3; len -= 3) {
233*4882a593Smuzhiyun base = be32_to_cpu(*range++);
234*4882a593Smuzhiyun parent_base = be32_to_cpu(*range++);
235*4882a593Smuzhiyun size = be32_to_cpu(*range++);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (base <= hwirq && hwirq < base + size)
238*4882a593Smuzhiyun return hwirq - base + parent_base;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return -ENOENT;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
uniphier_gpio_irq_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * out_hwirq,unsigned int * out_type)244*4882a593Smuzhiyun static int uniphier_gpio_irq_domain_translate(struct irq_domain *domain,
245*4882a593Smuzhiyun struct irq_fwspec *fwspec,
246*4882a593Smuzhiyun unsigned long *out_hwirq,
247*4882a593Smuzhiyun unsigned int *out_type)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun if (WARN_ON(fwspec->param_count < 2))
250*4882a593Smuzhiyun return -EINVAL;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun *out_hwirq = fwspec->param[0];
253*4882a593Smuzhiyun *out_type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
uniphier_gpio_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)258*4882a593Smuzhiyun static int uniphier_gpio_irq_domain_alloc(struct irq_domain *domain,
259*4882a593Smuzhiyun unsigned int virq,
260*4882a593Smuzhiyun unsigned int nr_irqs, void *arg)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = domain->host_data;
263*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
264*4882a593Smuzhiyun irq_hw_number_t hwirq;
265*4882a593Smuzhiyun unsigned int type;
266*4882a593Smuzhiyun int ret;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (WARN_ON(nr_irqs != 1))
269*4882a593Smuzhiyun return -EINVAL;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = uniphier_gpio_irq_domain_translate(domain, arg, &hwirq, &type);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun return ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun ret = uniphier_gpio_irq_get_parent_hwirq(priv, hwirq);
276*4882a593Smuzhiyun if (ret < 0)
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* parent is UniPhier AIDET */
280*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
281*4882a593Smuzhiyun parent_fwspec.param_count = 2;
282*4882a593Smuzhiyun parent_fwspec.param[0] = ret;
283*4882a593Smuzhiyun parent_fwspec.param[1] = (type == IRQ_TYPE_EDGE_BOTH) ?
284*4882a593Smuzhiyun IRQ_TYPE_EDGE_FALLING : type;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
287*4882a593Smuzhiyun &priv->irq_chip, priv);
288*4882a593Smuzhiyun if (ret)
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
uniphier_gpio_irq_domain_activate(struct irq_domain * domain,struct irq_data * data,bool early)294*4882a593Smuzhiyun static int uniphier_gpio_irq_domain_activate(struct irq_domain *domain,
295*4882a593Smuzhiyun struct irq_data *data, bool early)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = domain->host_data;
298*4882a593Smuzhiyun struct gpio_chip *chip = &priv->chip;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return gpiochip_lock_as_irq(chip, data->hwirq + UNIPHIER_GPIO_IRQ_OFFSET);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
uniphier_gpio_irq_domain_deactivate(struct irq_domain * domain,struct irq_data * data)303*4882a593Smuzhiyun static void uniphier_gpio_irq_domain_deactivate(struct irq_domain *domain,
304*4882a593Smuzhiyun struct irq_data *data)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = domain->host_data;
307*4882a593Smuzhiyun struct gpio_chip *chip = &priv->chip;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun gpiochip_unlock_as_irq(chip, data->hwirq + UNIPHIER_GPIO_IRQ_OFFSET);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct irq_domain_ops uniphier_gpio_irq_domain_ops = {
313*4882a593Smuzhiyun .alloc = uniphier_gpio_irq_domain_alloc,
314*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
315*4882a593Smuzhiyun .activate = uniphier_gpio_irq_domain_activate,
316*4882a593Smuzhiyun .deactivate = uniphier_gpio_irq_domain_deactivate,
317*4882a593Smuzhiyun .translate = uniphier_gpio_irq_domain_translate,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
uniphier_gpio_hw_init(struct uniphier_gpio_priv * priv)320*4882a593Smuzhiyun static void uniphier_gpio_hw_init(struct uniphier_gpio_priv *priv)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun * Due to the hardware design, the noise filter must be enabled to
324*4882a593Smuzhiyun * detect both edge interrupts. This filter is intended to remove the
325*4882a593Smuzhiyun * noise from the irq lines. It does not work for GPIO input, so GPIO
326*4882a593Smuzhiyun * debounce is not supported. Unfortunately, the filter period is
327*4882a593Smuzhiyun * shared among all irq lines. Just choose a sensible period here.
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun writel(0xff, priv->regs + UNIPHIER_GPIO_IRQ_FLT_CYC);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
uniphier_gpio_get_nbanks(unsigned int ngpio)332*4882a593Smuzhiyun static unsigned int uniphier_gpio_get_nbanks(unsigned int ngpio)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return DIV_ROUND_UP(ngpio, UNIPHIER_GPIO_LINES_PER_BANK);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
uniphier_gpio_probe(struct platform_device * pdev)337*4882a593Smuzhiyun static int uniphier_gpio_probe(struct platform_device *pdev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct device *dev = &pdev->dev;
340*4882a593Smuzhiyun struct device_node *parent_np;
341*4882a593Smuzhiyun struct irq_domain *parent_domain;
342*4882a593Smuzhiyun struct uniphier_gpio_priv *priv;
343*4882a593Smuzhiyun struct gpio_chip *chip;
344*4882a593Smuzhiyun struct irq_chip *irq_chip;
345*4882a593Smuzhiyun unsigned int nregs;
346*4882a593Smuzhiyun u32 ngpios;
347*4882a593Smuzhiyun int ret;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun parent_np = of_irq_find_parent(dev->of_node);
350*4882a593Smuzhiyun if (!parent_np)
351*4882a593Smuzhiyun return -ENXIO;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun parent_domain = irq_find_host(parent_np);
354*4882a593Smuzhiyun of_node_put(parent_np);
355*4882a593Smuzhiyun if (!parent_domain)
356*4882a593Smuzhiyun return -EPROBE_DEFER;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "ngpios", &ngpios);
359*4882a593Smuzhiyun if (ret)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun nregs = uniphier_gpio_get_nbanks(ngpios) * 2 + 3;
363*4882a593Smuzhiyun priv = devm_kzalloc(dev, struct_size(priv, saved_vals, nregs),
364*4882a593Smuzhiyun GFP_KERNEL);
365*4882a593Smuzhiyun if (!priv)
366*4882a593Smuzhiyun return -ENOMEM;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun priv->regs = devm_platform_ioremap_resource(pdev, 0);
369*4882a593Smuzhiyun if (IS_ERR(priv->regs))
370*4882a593Smuzhiyun return PTR_ERR(priv->regs);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun spin_lock_init(&priv->lock);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun chip = &priv->chip;
375*4882a593Smuzhiyun chip->label = dev_name(dev);
376*4882a593Smuzhiyun chip->parent = dev;
377*4882a593Smuzhiyun chip->request = gpiochip_generic_request;
378*4882a593Smuzhiyun chip->free = gpiochip_generic_free;
379*4882a593Smuzhiyun chip->get_direction = uniphier_gpio_get_direction;
380*4882a593Smuzhiyun chip->direction_input = uniphier_gpio_direction_input;
381*4882a593Smuzhiyun chip->direction_output = uniphier_gpio_direction_output;
382*4882a593Smuzhiyun chip->get = uniphier_gpio_get;
383*4882a593Smuzhiyun chip->set = uniphier_gpio_set;
384*4882a593Smuzhiyun chip->set_multiple = uniphier_gpio_set_multiple;
385*4882a593Smuzhiyun chip->to_irq = uniphier_gpio_to_irq;
386*4882a593Smuzhiyun chip->base = -1;
387*4882a593Smuzhiyun chip->ngpio = ngpios;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun irq_chip = &priv->irq_chip;
390*4882a593Smuzhiyun irq_chip->name = dev_name(dev);
391*4882a593Smuzhiyun irq_chip->irq_mask = uniphier_gpio_irq_mask;
392*4882a593Smuzhiyun irq_chip->irq_unmask = uniphier_gpio_irq_unmask;
393*4882a593Smuzhiyun irq_chip->irq_eoi = irq_chip_eoi_parent;
394*4882a593Smuzhiyun irq_chip->irq_set_affinity = irq_chip_set_affinity_parent;
395*4882a593Smuzhiyun irq_chip->irq_set_type = uniphier_gpio_irq_set_type;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun uniphier_gpio_hw_init(priv);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, chip, priv);
400*4882a593Smuzhiyun if (ret)
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun priv->domain = irq_domain_create_hierarchy(
404*4882a593Smuzhiyun parent_domain, 0,
405*4882a593Smuzhiyun UNIPHIER_GPIO_IRQ_MAX_NUM,
406*4882a593Smuzhiyun of_node_to_fwnode(dev->of_node),
407*4882a593Smuzhiyun &uniphier_gpio_irq_domain_ops, priv);
408*4882a593Smuzhiyun if (!priv->domain)
409*4882a593Smuzhiyun return -ENOMEM;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
uniphier_gpio_remove(struct platform_device * pdev)416*4882a593Smuzhiyun static int uniphier_gpio_remove(struct platform_device *pdev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = platform_get_drvdata(pdev);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun irq_domain_remove(priv->domain);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
uniphier_gpio_suspend(struct device * dev)425*4882a593Smuzhiyun static int __maybe_unused uniphier_gpio_suspend(struct device *dev)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
428*4882a593Smuzhiyun unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
429*4882a593Smuzhiyun u32 *val = priv->saved_vals;
430*4882a593Smuzhiyun unsigned int reg;
431*4882a593Smuzhiyun int i;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun for (i = 0; i < nbanks; i++) {
434*4882a593Smuzhiyun reg = uniphier_gpio_bank_to_reg(i);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun *val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
437*4882a593Smuzhiyun *val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun *val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_EN);
441*4882a593Smuzhiyun *val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_MODE);
442*4882a593Smuzhiyun *val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
uniphier_gpio_resume(struct device * dev)447*4882a593Smuzhiyun static int __maybe_unused uniphier_gpio_resume(struct device *dev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
450*4882a593Smuzhiyun unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
451*4882a593Smuzhiyun const u32 *val = priv->saved_vals;
452*4882a593Smuzhiyun unsigned int reg;
453*4882a593Smuzhiyun int i;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for (i = 0; i < nbanks; i++) {
456*4882a593Smuzhiyun reg = uniphier_gpio_bank_to_reg(i);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
459*4882a593Smuzhiyun writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_EN);
463*4882a593Smuzhiyun writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_MODE);
464*4882a593Smuzhiyun writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun uniphier_gpio_hw_init(priv);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const struct dev_pm_ops uniphier_gpio_pm_ops = {
472*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(uniphier_gpio_suspend,
473*4882a593Smuzhiyun uniphier_gpio_resume)
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const struct of_device_id uniphier_gpio_match[] = {
477*4882a593Smuzhiyun { .compatible = "socionext,uniphier-gpio" },
478*4882a593Smuzhiyun { /* sentinel */ }
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_gpio_match);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static struct platform_driver uniphier_gpio_driver = {
483*4882a593Smuzhiyun .probe = uniphier_gpio_probe,
484*4882a593Smuzhiyun .remove = uniphier_gpio_remove,
485*4882a593Smuzhiyun .driver = {
486*4882a593Smuzhiyun .name = "uniphier-gpio",
487*4882a593Smuzhiyun .of_match_table = uniphier_gpio_match,
488*4882a593Smuzhiyun .pm = &uniphier_gpio_pm_ops,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun module_platform_driver(uniphier_gpio_driver);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
494*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier GPIO driver");
495*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
496