xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-tqmx86.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * TQ-Systems TQMx86 PLD GPIO driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on vendor driver by:
6*4882a593Smuzhiyun  *   Vadim V.Vlasov <vvlasov@dev.rtsoft.ru>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define TQMX86_NGPIO	8
21*4882a593Smuzhiyun #define TQMX86_NGPO	4	/* 0-3 - output */
22*4882a593Smuzhiyun #define TQMX86_NGPI	4	/* 4-7 - input */
23*4882a593Smuzhiyun #define TQMX86_DIR_INPUT_MASK	0xf0	/* 0-3 - output, 4-7 - input */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define TQMX86_GPIODD	0	/* GPIO Data Direction Register */
26*4882a593Smuzhiyun #define TQMX86_GPIOD	1	/* GPIO Data Register */
27*4882a593Smuzhiyun #define TQMX86_GPIIC	3	/* GPI Interrupt Configuration Register */
28*4882a593Smuzhiyun #define TQMX86_GPIIS	4	/* GPI Interrupt Status Register */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define TQMX86_GPII_FALLING	BIT(0)
31*4882a593Smuzhiyun #define TQMX86_GPII_RISING	BIT(1)
32*4882a593Smuzhiyun #define TQMX86_GPII_MASK	(BIT(0) | BIT(1))
33*4882a593Smuzhiyun #define TQMX86_GPII_BITS	2
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct tqmx86_gpio_data {
36*4882a593Smuzhiyun 	struct gpio_chip	chip;
37*4882a593Smuzhiyun 	struct irq_chip		irq_chip;
38*4882a593Smuzhiyun 	void __iomem		*io_base;
39*4882a593Smuzhiyun 	int			irq;
40*4882a593Smuzhiyun 	raw_spinlock_t		spinlock;
41*4882a593Smuzhiyun 	u8			irq_type[TQMX86_NGPI];
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
tqmx86_gpio_read(struct tqmx86_gpio_data * gd,unsigned int reg)44*4882a593Smuzhiyun static u8 tqmx86_gpio_read(struct tqmx86_gpio_data *gd, unsigned int reg)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return ioread8(gd->io_base + reg);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
tqmx86_gpio_write(struct tqmx86_gpio_data * gd,u8 val,unsigned int reg)49*4882a593Smuzhiyun static void tqmx86_gpio_write(struct tqmx86_gpio_data *gd, u8 val,
50*4882a593Smuzhiyun 			      unsigned int reg)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	iowrite8(val, gd->io_base + reg);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
tqmx86_gpio_get(struct gpio_chip * chip,unsigned int offset)55*4882a593Smuzhiyun static int tqmx86_gpio_get(struct gpio_chip *chip, unsigned int offset)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(chip);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return !!(tqmx86_gpio_read(gpio, TQMX86_GPIOD) & BIT(offset));
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
tqmx86_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)62*4882a593Smuzhiyun static void tqmx86_gpio_set(struct gpio_chip *chip, unsigned int offset,
63*4882a593Smuzhiyun 			    int value)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(chip);
66*4882a593Smuzhiyun 	unsigned long flags;
67*4882a593Smuzhiyun 	u8 val;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->spinlock, flags);
70*4882a593Smuzhiyun 	val = tqmx86_gpio_read(gpio, TQMX86_GPIOD);
71*4882a593Smuzhiyun 	if (value)
72*4882a593Smuzhiyun 		val |= BIT(offset);
73*4882a593Smuzhiyun 	else
74*4882a593Smuzhiyun 		val &= ~BIT(offset);
75*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, val, TQMX86_GPIOD);
76*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->spinlock, flags);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
tqmx86_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)79*4882a593Smuzhiyun static int tqmx86_gpio_direction_input(struct gpio_chip *chip,
80*4882a593Smuzhiyun 				       unsigned int offset)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	/* Direction cannot be changed. Validate is an input. */
83*4882a593Smuzhiyun 	if (BIT(offset) & TQMX86_DIR_INPUT_MASK)
84*4882a593Smuzhiyun 		return 0;
85*4882a593Smuzhiyun 	else
86*4882a593Smuzhiyun 		return -EINVAL;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
tqmx86_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)89*4882a593Smuzhiyun static int tqmx86_gpio_direction_output(struct gpio_chip *chip,
90*4882a593Smuzhiyun 					unsigned int offset,
91*4882a593Smuzhiyun 					int value)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	/* Direction cannot be changed, validate is an output */
94*4882a593Smuzhiyun 	if (BIT(offset) & TQMX86_DIR_INPUT_MASK)
95*4882a593Smuzhiyun 		return -EINVAL;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	tqmx86_gpio_set(chip, offset, value);
98*4882a593Smuzhiyun 	return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
tqmx86_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)101*4882a593Smuzhiyun static int tqmx86_gpio_get_direction(struct gpio_chip *chip,
102*4882a593Smuzhiyun 				     unsigned int offset)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	if (TQMX86_DIR_INPUT_MASK & BIT(offset))
105*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
tqmx86_gpio_irq_mask(struct irq_data * data)110*4882a593Smuzhiyun static void tqmx86_gpio_irq_mask(struct irq_data *data)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	unsigned int offset = (data->hwirq - TQMX86_NGPO);
113*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(
114*4882a593Smuzhiyun 		irq_data_get_irq_chip_data(data));
115*4882a593Smuzhiyun 	unsigned long flags;
116*4882a593Smuzhiyun 	u8 gpiic, mask;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	mask = TQMX86_GPII_MASK << (offset * TQMX86_GPII_BITS);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->spinlock, flags);
121*4882a593Smuzhiyun 	gpiic = tqmx86_gpio_read(gpio, TQMX86_GPIIC);
122*4882a593Smuzhiyun 	gpiic &= ~mask;
123*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, gpiic, TQMX86_GPIIC);
124*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->spinlock, flags);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
tqmx86_gpio_irq_unmask(struct irq_data * data)127*4882a593Smuzhiyun static void tqmx86_gpio_irq_unmask(struct irq_data *data)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	unsigned int offset = (data->hwirq - TQMX86_NGPO);
130*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(
131*4882a593Smuzhiyun 		irq_data_get_irq_chip_data(data));
132*4882a593Smuzhiyun 	unsigned long flags;
133*4882a593Smuzhiyun 	u8 gpiic, mask;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	mask = TQMX86_GPII_MASK << (offset * TQMX86_GPII_BITS);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->spinlock, flags);
138*4882a593Smuzhiyun 	gpiic = tqmx86_gpio_read(gpio, TQMX86_GPIIC);
139*4882a593Smuzhiyun 	gpiic &= ~mask;
140*4882a593Smuzhiyun 	gpiic |= gpio->irq_type[offset] << (offset * TQMX86_GPII_BITS);
141*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, gpiic, TQMX86_GPIIC);
142*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->spinlock, flags);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
tqmx86_gpio_irq_set_type(struct irq_data * data,unsigned int type)145*4882a593Smuzhiyun static int tqmx86_gpio_irq_set_type(struct irq_data *data, unsigned int type)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(
148*4882a593Smuzhiyun 		irq_data_get_irq_chip_data(data));
149*4882a593Smuzhiyun 	unsigned int offset = (data->hwirq - TQMX86_NGPO);
150*4882a593Smuzhiyun 	unsigned int edge_type = type & IRQF_TRIGGER_MASK;
151*4882a593Smuzhiyun 	unsigned long flags;
152*4882a593Smuzhiyun 	u8 new_type, gpiic;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	switch (edge_type) {
155*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
156*4882a593Smuzhiyun 		new_type = TQMX86_GPII_RISING;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
159*4882a593Smuzhiyun 		new_type = TQMX86_GPII_FALLING;
160*4882a593Smuzhiyun 		break;
161*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
162*4882a593Smuzhiyun 		new_type = TQMX86_GPII_FALLING | TQMX86_GPII_RISING;
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	default:
165*4882a593Smuzhiyun 		return -EINVAL; /* not supported */
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	gpio->irq_type[offset] = new_type;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->spinlock, flags);
171*4882a593Smuzhiyun 	gpiic = tqmx86_gpio_read(gpio, TQMX86_GPIIC);
172*4882a593Smuzhiyun 	gpiic &= ~((TQMX86_GPII_MASK) << (offset * TQMX86_GPII_BITS));
173*4882a593Smuzhiyun 	gpiic |= new_type << (offset * TQMX86_GPII_BITS);
174*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, gpiic, TQMX86_GPIIC);
175*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->spinlock, flags);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
tqmx86_gpio_irq_handler(struct irq_desc * desc)180*4882a593Smuzhiyun static void tqmx86_gpio_irq_handler(struct irq_desc *desc)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_desc_get_handler_data(desc);
183*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio = gpiochip_get_data(chip);
184*4882a593Smuzhiyun 	struct irq_chip *irq_chip = irq_desc_get_chip(desc);
185*4882a593Smuzhiyun 	unsigned long irq_bits;
186*4882a593Smuzhiyun 	int i = 0, child_irq;
187*4882a593Smuzhiyun 	u8 irq_status;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	chained_irq_enter(irq_chip, desc);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	irq_status = tqmx86_gpio_read(gpio, TQMX86_GPIIS);
192*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, irq_status, TQMX86_GPIIS);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	irq_bits = irq_status;
195*4882a593Smuzhiyun 	for_each_set_bit(i, &irq_bits, TQMX86_NGPI) {
196*4882a593Smuzhiyun 		child_irq = irq_find_mapping(gpio->chip.irq.domain,
197*4882a593Smuzhiyun 					     i + TQMX86_NGPO);
198*4882a593Smuzhiyun 		generic_handle_irq(child_irq);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	chained_irq_exit(irq_chip, desc);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* Minimal runtime PM is needed by the IRQ subsystem */
tqmx86_gpio_runtime_suspend(struct device * dev)205*4882a593Smuzhiyun static int __maybe_unused tqmx86_gpio_runtime_suspend(struct device *dev)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
tqmx86_gpio_runtime_resume(struct device * dev)210*4882a593Smuzhiyun static int __maybe_unused tqmx86_gpio_runtime_resume(struct device *dev)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const struct dev_pm_ops tqmx86_gpio_dev_pm_ops = {
216*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tqmx86_gpio_runtime_suspend,
217*4882a593Smuzhiyun 			   tqmx86_gpio_runtime_resume, NULL)
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
tqmx86_init_irq_valid_mask(struct gpio_chip * chip,unsigned long * valid_mask,unsigned int ngpios)220*4882a593Smuzhiyun static void tqmx86_init_irq_valid_mask(struct gpio_chip *chip,
221*4882a593Smuzhiyun 				       unsigned long *valid_mask,
222*4882a593Smuzhiyun 				       unsigned int ngpios)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	/* Only GPIOs 4-7 are valid for interrupts. Clear the others */
225*4882a593Smuzhiyun 	clear_bit(0, valid_mask);
226*4882a593Smuzhiyun 	clear_bit(1, valid_mask);
227*4882a593Smuzhiyun 	clear_bit(2, valid_mask);
228*4882a593Smuzhiyun 	clear_bit(3, valid_mask);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
tqmx86_gpio_probe(struct platform_device * pdev)231*4882a593Smuzhiyun static int tqmx86_gpio_probe(struct platform_device *pdev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
234*4882a593Smuzhiyun 	struct tqmx86_gpio_data *gpio;
235*4882a593Smuzhiyun 	struct gpio_chip *chip;
236*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
237*4882a593Smuzhiyun 	void __iomem *io_base;
238*4882a593Smuzhiyun 	struct resource *res;
239*4882a593Smuzhiyun 	int ret, irq;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	irq = platform_get_irq_optional(pdev, 0);
242*4882a593Smuzhiyun 	if (irq < 0 && irq != -ENXIO)
243*4882a593Smuzhiyun 		return irq;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
246*4882a593Smuzhiyun 	if (!res) {
247*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot get I/O\n");
248*4882a593Smuzhiyun 		return -ENODEV;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	io_base = devm_ioport_map(&pdev->dev, res->start, resource_size(res));
252*4882a593Smuzhiyun 	if (!io_base)
253*4882a593Smuzhiyun 		return -ENOMEM;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	gpio = devm_kzalloc(dev, sizeof(*gpio), GFP_KERNEL);
256*4882a593Smuzhiyun 	if (!gpio)
257*4882a593Smuzhiyun 		return -ENOMEM;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	raw_spin_lock_init(&gpio->spinlock);
260*4882a593Smuzhiyun 	gpio->io_base = io_base;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	tqmx86_gpio_write(gpio, (u8)~TQMX86_DIR_INPUT_MASK, TQMX86_GPIODD);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gpio);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	chip = &gpio->chip;
267*4882a593Smuzhiyun 	chip->label = "gpio-tqmx86";
268*4882a593Smuzhiyun 	chip->owner = THIS_MODULE;
269*4882a593Smuzhiyun 	chip->can_sleep = false;
270*4882a593Smuzhiyun 	chip->base = -1;
271*4882a593Smuzhiyun 	chip->direction_input = tqmx86_gpio_direction_input;
272*4882a593Smuzhiyun 	chip->direction_output = tqmx86_gpio_direction_output;
273*4882a593Smuzhiyun 	chip->get_direction = tqmx86_gpio_get_direction;
274*4882a593Smuzhiyun 	chip->get = tqmx86_gpio_get;
275*4882a593Smuzhiyun 	chip->set = tqmx86_gpio_set;
276*4882a593Smuzhiyun 	chip->ngpio = TQMX86_NGPIO;
277*4882a593Smuzhiyun 	chip->parent = pdev->dev.parent;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (irq > 0) {
282*4882a593Smuzhiyun 		struct irq_chip *irq_chip = &gpio->irq_chip;
283*4882a593Smuzhiyun 		u8 irq_status;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		irq_chip->name = chip->label;
286*4882a593Smuzhiyun 		irq_chip->parent_device = &pdev->dev;
287*4882a593Smuzhiyun 		irq_chip->irq_mask = tqmx86_gpio_irq_mask;
288*4882a593Smuzhiyun 		irq_chip->irq_unmask = tqmx86_gpio_irq_unmask;
289*4882a593Smuzhiyun 		irq_chip->irq_set_type = tqmx86_gpio_irq_set_type;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		/* Mask all interrupts */
292*4882a593Smuzhiyun 		tqmx86_gpio_write(gpio, 0, TQMX86_GPIIC);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		/* Clear all pending interrupts */
295*4882a593Smuzhiyun 		irq_status = tqmx86_gpio_read(gpio, TQMX86_GPIIS);
296*4882a593Smuzhiyun 		tqmx86_gpio_write(gpio, irq_status, TQMX86_GPIIS);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		girq = &chip->irq;
299*4882a593Smuzhiyun 		girq->chip = irq_chip;
300*4882a593Smuzhiyun 		girq->parent_handler = tqmx86_gpio_irq_handler;
301*4882a593Smuzhiyun 		girq->num_parents = 1;
302*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(&pdev->dev, 1,
303*4882a593Smuzhiyun 					     sizeof(*girq->parents),
304*4882a593Smuzhiyun 					     GFP_KERNEL);
305*4882a593Smuzhiyun 		if (!girq->parents) {
306*4882a593Smuzhiyun 			ret = -ENOMEM;
307*4882a593Smuzhiyun 			goto out_pm_dis;
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 		girq->parents[0] = irq;
310*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
311*4882a593Smuzhiyun 		girq->handler = handle_simple_irq;
312*4882a593Smuzhiyun 		girq->init_valid_mask = tqmx86_init_irq_valid_mask;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, chip, gpio);
316*4882a593Smuzhiyun 	if (ret) {
317*4882a593Smuzhiyun 		dev_err(dev, "Could not register GPIO chip\n");
318*4882a593Smuzhiyun 		goto out_pm_dis;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	dev_info(dev, "GPIO functionality initialized with %d pins\n",
322*4882a593Smuzhiyun 		 chip->ngpio);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun out_pm_dis:
327*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct platform_driver tqmx86_gpio_driver = {
333*4882a593Smuzhiyun 	.driver = {
334*4882a593Smuzhiyun 		.name = "tqmx86-gpio",
335*4882a593Smuzhiyun 		.pm = &tqmx86_gpio_dev_pm_ops,
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 	.probe		= tqmx86_gpio_probe,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun module_platform_driver(tqmx86_gpio_driver);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun MODULE_DESCRIPTION("TQMx86 PLD GPIO Driver");
343*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Lunn <andrew@lunn.ch>");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL");
345*4882a593Smuzhiyun MODULE_ALIAS("platform:tqmx86-gpio");
346