1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2016, 2017 Cavium Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <asm-generic/msi.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GPIO_RX_DAT 0x0
22*4882a593Smuzhiyun #define GPIO_TX_SET 0x8
23*4882a593Smuzhiyun #define GPIO_TX_CLR 0x10
24*4882a593Smuzhiyun #define GPIO_CONST 0x90
25*4882a593Smuzhiyun #define GPIO_CONST_GPIOS_MASK 0xff
26*4882a593Smuzhiyun #define GPIO_BIT_CFG 0x400
27*4882a593Smuzhiyun #define GPIO_BIT_CFG_TX_OE BIT(0)
28*4882a593Smuzhiyun #define GPIO_BIT_CFG_PIN_XOR BIT(1)
29*4882a593Smuzhiyun #define GPIO_BIT_CFG_INT_EN BIT(2)
30*4882a593Smuzhiyun #define GPIO_BIT_CFG_INT_TYPE BIT(3)
31*4882a593Smuzhiyun #define GPIO_BIT_CFG_FIL_MASK GENMASK(11, 4)
32*4882a593Smuzhiyun #define GPIO_BIT_CFG_FIL_CNT_SHIFT 4
33*4882a593Smuzhiyun #define GPIO_BIT_CFG_FIL_SEL_SHIFT 8
34*4882a593Smuzhiyun #define GPIO_BIT_CFG_TX_OD BIT(12)
35*4882a593Smuzhiyun #define GPIO_BIT_CFG_PIN_SEL_MASK GENMASK(25, 16)
36*4882a593Smuzhiyun #define GPIO_INTR 0x800
37*4882a593Smuzhiyun #define GPIO_INTR_INTR BIT(0)
38*4882a593Smuzhiyun #define GPIO_INTR_INTR_W1S BIT(1)
39*4882a593Smuzhiyun #define GPIO_INTR_ENA_W1C BIT(2)
40*4882a593Smuzhiyun #define GPIO_INTR_ENA_W1S BIT(3)
41*4882a593Smuzhiyun #define GPIO_2ND_BANK 0x1400
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define GLITCH_FILTER_400NS ((4u << GPIO_BIT_CFG_FIL_SEL_SHIFT) | \
44*4882a593Smuzhiyun (9u << GPIO_BIT_CFG_FIL_CNT_SHIFT))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct thunderx_gpio;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct thunderx_line {
49*4882a593Smuzhiyun struct thunderx_gpio *txgpio;
50*4882a593Smuzhiyun unsigned int line;
51*4882a593Smuzhiyun unsigned int fil_bits;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct thunderx_gpio {
55*4882a593Smuzhiyun struct gpio_chip chip;
56*4882a593Smuzhiyun u8 __iomem *register_base;
57*4882a593Smuzhiyun struct msix_entry *msix_entries; /* per line MSI-X */
58*4882a593Smuzhiyun struct thunderx_line *line_entries; /* per line irq info */
59*4882a593Smuzhiyun raw_spinlock_t lock;
60*4882a593Smuzhiyun unsigned long invert_mask[2];
61*4882a593Smuzhiyun unsigned long od_mask[2];
62*4882a593Smuzhiyun int base_msi;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
bit_cfg_reg(unsigned int line)65*4882a593Smuzhiyun static unsigned int bit_cfg_reg(unsigned int line)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun return 8 * line + GPIO_BIT_CFG;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
intr_reg(unsigned int line)70*4882a593Smuzhiyun static unsigned int intr_reg(unsigned int line)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun return 8 * line + GPIO_INTR;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
thunderx_gpio_is_gpio_nowarn(struct thunderx_gpio * txgpio,unsigned int line)75*4882a593Smuzhiyun static bool thunderx_gpio_is_gpio_nowarn(struct thunderx_gpio *txgpio,
76*4882a593Smuzhiyun unsigned int line)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u64 bit_cfg = readq(txgpio->register_base + bit_cfg_reg(line));
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return (bit_cfg & GPIO_BIT_CFG_PIN_SEL_MASK) == 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Check (and WARN) that the pin is available for GPIO. We will not
85*4882a593Smuzhiyun * allow modification of the state of non-GPIO pins from this driver.
86*4882a593Smuzhiyun */
thunderx_gpio_is_gpio(struct thunderx_gpio * txgpio,unsigned int line)87*4882a593Smuzhiyun static bool thunderx_gpio_is_gpio(struct thunderx_gpio *txgpio,
88*4882a593Smuzhiyun unsigned int line)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun bool rv = thunderx_gpio_is_gpio_nowarn(txgpio, line);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun WARN_RATELIMIT(!rv, "Pin %d not available for GPIO\n", line);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return rv;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
thunderx_gpio_request(struct gpio_chip * chip,unsigned int line)97*4882a593Smuzhiyun static int thunderx_gpio_request(struct gpio_chip *chip, unsigned int line)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return thunderx_gpio_is_gpio(txgpio, line) ? 0 : -EIO;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
thunderx_gpio_dir_in(struct gpio_chip * chip,unsigned int line)104*4882a593Smuzhiyun static int thunderx_gpio_dir_in(struct gpio_chip *chip, unsigned int line)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (!thunderx_gpio_is_gpio(txgpio, line))
109*4882a593Smuzhiyun return -EIO;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun raw_spin_lock(&txgpio->lock);
112*4882a593Smuzhiyun clear_bit(line, txgpio->invert_mask);
113*4882a593Smuzhiyun clear_bit(line, txgpio->od_mask);
114*4882a593Smuzhiyun writeq(txgpio->line_entries[line].fil_bits,
115*4882a593Smuzhiyun txgpio->register_base + bit_cfg_reg(line));
116*4882a593Smuzhiyun raw_spin_unlock(&txgpio->lock);
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
thunderx_gpio_set(struct gpio_chip * chip,unsigned int line,int value)120*4882a593Smuzhiyun static void thunderx_gpio_set(struct gpio_chip *chip, unsigned int line,
121*4882a593Smuzhiyun int value)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
124*4882a593Smuzhiyun int bank = line / 64;
125*4882a593Smuzhiyun int bank_bit = line % 64;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun void __iomem *reg = txgpio->register_base +
128*4882a593Smuzhiyun (bank * GPIO_2ND_BANK) + (value ? GPIO_TX_SET : GPIO_TX_CLR);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun writeq(BIT_ULL(bank_bit), reg);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
thunderx_gpio_dir_out(struct gpio_chip * chip,unsigned int line,int value)133*4882a593Smuzhiyun static int thunderx_gpio_dir_out(struct gpio_chip *chip, unsigned int line,
134*4882a593Smuzhiyun int value)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
137*4882a593Smuzhiyun u64 bit_cfg = txgpio->line_entries[line].fil_bits | GPIO_BIT_CFG_TX_OE;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (!thunderx_gpio_is_gpio(txgpio, line))
140*4882a593Smuzhiyun return -EIO;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun raw_spin_lock(&txgpio->lock);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun thunderx_gpio_set(chip, line, value);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (test_bit(line, txgpio->invert_mask))
147*4882a593Smuzhiyun bit_cfg |= GPIO_BIT_CFG_PIN_XOR;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (test_bit(line, txgpio->od_mask))
150*4882a593Smuzhiyun bit_cfg |= GPIO_BIT_CFG_TX_OD;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun writeq(bit_cfg, txgpio->register_base + bit_cfg_reg(line));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun raw_spin_unlock(&txgpio->lock);
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
thunderx_gpio_get_direction(struct gpio_chip * chip,unsigned int line)158*4882a593Smuzhiyun static int thunderx_gpio_get_direction(struct gpio_chip *chip, unsigned int line)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
161*4882a593Smuzhiyun u64 bit_cfg;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (!thunderx_gpio_is_gpio_nowarn(txgpio, line))
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Say it is input for now to avoid WARNing on
166*4882a593Smuzhiyun * gpiochip_add_data(). We will WARN if someone
167*4882a593Smuzhiyun * requests it or tries to use it.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun return 1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun bit_cfg = readq(txgpio->register_base + bit_cfg_reg(line));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (bit_cfg & GPIO_BIT_CFG_TX_OE)
174*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
thunderx_gpio_set_config(struct gpio_chip * chip,unsigned int line,unsigned long cfg)179*4882a593Smuzhiyun static int thunderx_gpio_set_config(struct gpio_chip *chip,
180*4882a593Smuzhiyun unsigned int line,
181*4882a593Smuzhiyun unsigned long cfg)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun bool orig_invert, orig_od, orig_dat, new_invert, new_od;
184*4882a593Smuzhiyun u32 arg, sel;
185*4882a593Smuzhiyun u64 bit_cfg;
186*4882a593Smuzhiyun int bank = line / 64;
187*4882a593Smuzhiyun int bank_bit = line % 64;
188*4882a593Smuzhiyun int ret = -ENOTSUPP;
189*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
190*4882a593Smuzhiyun void __iomem *reg = txgpio->register_base + (bank * GPIO_2ND_BANK) + GPIO_TX_SET;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!thunderx_gpio_is_gpio(txgpio, line))
193*4882a593Smuzhiyun return -EIO;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun raw_spin_lock(&txgpio->lock);
196*4882a593Smuzhiyun orig_invert = test_bit(line, txgpio->invert_mask);
197*4882a593Smuzhiyun new_invert = orig_invert;
198*4882a593Smuzhiyun orig_od = test_bit(line, txgpio->od_mask);
199*4882a593Smuzhiyun new_od = orig_od;
200*4882a593Smuzhiyun orig_dat = ((readq(reg) >> bank_bit) & 1) ^ orig_invert;
201*4882a593Smuzhiyun bit_cfg = readq(txgpio->register_base + bit_cfg_reg(line));
202*4882a593Smuzhiyun switch (pinconf_to_config_param(cfg)) {
203*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Weird, setting open-drain mode causes signal
206*4882a593Smuzhiyun * inversion. Note this so we can compensate in the
207*4882a593Smuzhiyun * dir_out function.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun set_bit(line, txgpio->invert_mask);
210*4882a593Smuzhiyun new_invert = true;
211*4882a593Smuzhiyun set_bit(line, txgpio->od_mask);
212*4882a593Smuzhiyun new_od = true;
213*4882a593Smuzhiyun ret = 0;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
216*4882a593Smuzhiyun clear_bit(line, txgpio->invert_mask);
217*4882a593Smuzhiyun new_invert = false;
218*4882a593Smuzhiyun clear_bit(line, txgpio->od_mask);
219*4882a593Smuzhiyun new_od = false;
220*4882a593Smuzhiyun ret = 0;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun case PIN_CONFIG_INPUT_DEBOUNCE:
223*4882a593Smuzhiyun arg = pinconf_to_config_argument(cfg);
224*4882a593Smuzhiyun if (arg > 1228) { /* 15 * 2^15 * 2.5nS maximum */
225*4882a593Smuzhiyun ret = -EINVAL;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun arg *= 400; /* scale to 2.5nS clocks. */
229*4882a593Smuzhiyun sel = 0;
230*4882a593Smuzhiyun while (arg > 15) {
231*4882a593Smuzhiyun sel++;
232*4882a593Smuzhiyun arg++; /* always round up */
233*4882a593Smuzhiyun arg >>= 1;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun txgpio->line_entries[line].fil_bits =
236*4882a593Smuzhiyun (sel << GPIO_BIT_CFG_FIL_SEL_SHIFT) |
237*4882a593Smuzhiyun (arg << GPIO_BIT_CFG_FIL_CNT_SHIFT);
238*4882a593Smuzhiyun bit_cfg &= ~GPIO_BIT_CFG_FIL_MASK;
239*4882a593Smuzhiyun bit_cfg |= txgpio->line_entries[line].fil_bits;
240*4882a593Smuzhiyun writeq(bit_cfg, txgpio->register_base + bit_cfg_reg(line));
241*4882a593Smuzhiyun ret = 0;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun default:
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun raw_spin_unlock(&txgpio->lock);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * If currently output and OPEN_DRAIN changed, install the new
250*4882a593Smuzhiyun * settings
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun if ((new_invert != orig_invert || new_od != orig_od) &&
253*4882a593Smuzhiyun (bit_cfg & GPIO_BIT_CFG_TX_OE))
254*4882a593Smuzhiyun ret = thunderx_gpio_dir_out(chip, line, orig_dat ^ new_invert);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
thunderx_gpio_get(struct gpio_chip * chip,unsigned int line)259*4882a593Smuzhiyun static int thunderx_gpio_get(struct gpio_chip *chip, unsigned int line)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
262*4882a593Smuzhiyun int bank = line / 64;
263*4882a593Smuzhiyun int bank_bit = line % 64;
264*4882a593Smuzhiyun u64 read_bits = readq(txgpio->register_base + (bank * GPIO_2ND_BANK) + GPIO_RX_DAT);
265*4882a593Smuzhiyun u64 masked_bits = read_bits & BIT_ULL(bank_bit);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (test_bit(line, txgpio->invert_mask))
268*4882a593Smuzhiyun return masked_bits == 0;
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun return masked_bits != 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
thunderx_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)273*4882a593Smuzhiyun static void thunderx_gpio_set_multiple(struct gpio_chip *chip,
274*4882a593Smuzhiyun unsigned long *mask,
275*4882a593Smuzhiyun unsigned long *bits)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int bank;
278*4882a593Smuzhiyun u64 set_bits, clear_bits;
279*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(chip);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun for (bank = 0; bank <= chip->ngpio / 64; bank++) {
282*4882a593Smuzhiyun set_bits = bits[bank] & mask[bank];
283*4882a593Smuzhiyun clear_bits = ~bits[bank] & mask[bank];
284*4882a593Smuzhiyun writeq(set_bits, txgpio->register_base + (bank * GPIO_2ND_BANK) + GPIO_TX_SET);
285*4882a593Smuzhiyun writeq(clear_bits, txgpio->register_base + (bank * GPIO_2ND_BANK) + GPIO_TX_CLR);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
thunderx_gpio_irq_ack(struct irq_data * d)289*4882a593Smuzhiyun static void thunderx_gpio_irq_ack(struct irq_data *d)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
292*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun writeq(GPIO_INTR_INTR,
295*4882a593Smuzhiyun txgpio->register_base + intr_reg(irqd_to_hwirq(d)));
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
thunderx_gpio_irq_mask(struct irq_data * d)298*4882a593Smuzhiyun static void thunderx_gpio_irq_mask(struct irq_data *d)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
301*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun writeq(GPIO_INTR_ENA_W1C,
304*4882a593Smuzhiyun txgpio->register_base + intr_reg(irqd_to_hwirq(d)));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
thunderx_gpio_irq_mask_ack(struct irq_data * d)307*4882a593Smuzhiyun static void thunderx_gpio_irq_mask_ack(struct irq_data *d)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
310*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun writeq(GPIO_INTR_ENA_W1C | GPIO_INTR_INTR,
313*4882a593Smuzhiyun txgpio->register_base + intr_reg(irqd_to_hwirq(d)));
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
thunderx_gpio_irq_unmask(struct irq_data * d)316*4882a593Smuzhiyun static void thunderx_gpio_irq_unmask(struct irq_data *d)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
319*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun writeq(GPIO_INTR_ENA_W1S,
322*4882a593Smuzhiyun txgpio->register_base + intr_reg(irqd_to_hwirq(d)));
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
thunderx_gpio_irq_set_type(struct irq_data * d,unsigned int flow_type)325*4882a593Smuzhiyun static int thunderx_gpio_irq_set_type(struct irq_data *d,
326*4882a593Smuzhiyun unsigned int flow_type)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
329*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
330*4882a593Smuzhiyun struct thunderx_line *txline =
331*4882a593Smuzhiyun &txgpio->line_entries[irqd_to_hwirq(d)];
332*4882a593Smuzhiyun u64 bit_cfg;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun irqd_set_trigger_type(d, flow_type);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun bit_cfg = txline->fil_bits | GPIO_BIT_CFG_INT_EN;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (flow_type & IRQ_TYPE_EDGE_BOTH) {
339*4882a593Smuzhiyun irq_set_handler_locked(d, handle_fasteoi_ack_irq);
340*4882a593Smuzhiyun bit_cfg |= GPIO_BIT_CFG_INT_TYPE;
341*4882a593Smuzhiyun } else {
342*4882a593Smuzhiyun irq_set_handler_locked(d, handle_fasteoi_mask_irq);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun raw_spin_lock(&txgpio->lock);
346*4882a593Smuzhiyun if (flow_type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)) {
347*4882a593Smuzhiyun bit_cfg |= GPIO_BIT_CFG_PIN_XOR;
348*4882a593Smuzhiyun set_bit(txline->line, txgpio->invert_mask);
349*4882a593Smuzhiyun } else {
350*4882a593Smuzhiyun clear_bit(txline->line, txgpio->invert_mask);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun clear_bit(txline->line, txgpio->od_mask);
353*4882a593Smuzhiyun writeq(bit_cfg, txgpio->register_base + bit_cfg_reg(txline->line));
354*4882a593Smuzhiyun raw_spin_unlock(&txgpio->lock);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return IRQ_SET_MASK_OK;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
thunderx_gpio_irq_enable(struct irq_data * data)359*4882a593Smuzhiyun static void thunderx_gpio_irq_enable(struct irq_data *data)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun irq_chip_enable_parent(data);
362*4882a593Smuzhiyun thunderx_gpio_irq_unmask(data);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
thunderx_gpio_irq_disable(struct irq_data * data)365*4882a593Smuzhiyun static void thunderx_gpio_irq_disable(struct irq_data *data)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun thunderx_gpio_irq_mask(data);
368*4882a593Smuzhiyun irq_chip_disable_parent(data);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * Interrupts are chained from underlying MSI-X vectors. We have
373*4882a593Smuzhiyun * these irq_chip functions to be able to handle level triggering
374*4882a593Smuzhiyun * semantics and other acknowledgment tasks associated with the GPIO
375*4882a593Smuzhiyun * mechanism.
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun static struct irq_chip thunderx_gpio_irq_chip = {
378*4882a593Smuzhiyun .name = "GPIO",
379*4882a593Smuzhiyun .irq_enable = thunderx_gpio_irq_enable,
380*4882a593Smuzhiyun .irq_disable = thunderx_gpio_irq_disable,
381*4882a593Smuzhiyun .irq_ack = thunderx_gpio_irq_ack,
382*4882a593Smuzhiyun .irq_mask = thunderx_gpio_irq_mask,
383*4882a593Smuzhiyun .irq_mask_ack = thunderx_gpio_irq_mask_ack,
384*4882a593Smuzhiyun .irq_unmask = thunderx_gpio_irq_unmask,
385*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
386*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
387*4882a593Smuzhiyun .irq_set_type = thunderx_gpio_irq_set_type,
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun .flags = IRQCHIP_SET_TYPE_MASKED
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
thunderx_gpio_child_to_parent_hwirq(struct gpio_chip * gc,unsigned int child,unsigned int child_type,unsigned int * parent,unsigned int * parent_type)392*4882a593Smuzhiyun static int thunderx_gpio_child_to_parent_hwirq(struct gpio_chip *gc,
393*4882a593Smuzhiyun unsigned int child,
394*4882a593Smuzhiyun unsigned int child_type,
395*4882a593Smuzhiyun unsigned int *parent,
396*4882a593Smuzhiyun unsigned int *parent_type)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct thunderx_gpio *txgpio = gpiochip_get_data(gc);
399*4882a593Smuzhiyun struct irq_data *irqd;
400*4882a593Smuzhiyun unsigned int irq;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun irq = txgpio->msix_entries[child].vector;
403*4882a593Smuzhiyun irqd = irq_domain_get_irq_data(gc->irq.parent_domain, irq);
404*4882a593Smuzhiyun if (!irqd)
405*4882a593Smuzhiyun return -EINVAL;
406*4882a593Smuzhiyun *parent = irqd_to_hwirq(irqd);
407*4882a593Smuzhiyun *parent_type = IRQ_TYPE_LEVEL_HIGH;
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
thunderx_gpio_populate_parent_alloc_info(struct gpio_chip * chip,unsigned int parent_hwirq,unsigned int parent_type)411*4882a593Smuzhiyun static void *thunderx_gpio_populate_parent_alloc_info(struct gpio_chip *chip,
412*4882a593Smuzhiyun unsigned int parent_hwirq,
413*4882a593Smuzhiyun unsigned int parent_type)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun msi_alloc_info_t *info;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun info = kmalloc(sizeof(*info), GFP_KERNEL);
418*4882a593Smuzhiyun if (!info)
419*4882a593Smuzhiyun return NULL;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun info->hwirq = parent_hwirq;
422*4882a593Smuzhiyun return info;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
thunderx_gpio_probe(struct pci_dev * pdev,const struct pci_device_id * id)425*4882a593Smuzhiyun static int thunderx_gpio_probe(struct pci_dev *pdev,
426*4882a593Smuzhiyun const struct pci_device_id *id)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun void __iomem * const *tbl;
429*4882a593Smuzhiyun struct device *dev = &pdev->dev;
430*4882a593Smuzhiyun struct thunderx_gpio *txgpio;
431*4882a593Smuzhiyun struct gpio_chip *chip;
432*4882a593Smuzhiyun struct gpio_irq_chip *girq;
433*4882a593Smuzhiyun int ngpio, i;
434*4882a593Smuzhiyun int err = 0;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun txgpio = devm_kzalloc(dev, sizeof(*txgpio), GFP_KERNEL);
437*4882a593Smuzhiyun if (!txgpio)
438*4882a593Smuzhiyun return -ENOMEM;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun raw_spin_lock_init(&txgpio->lock);
441*4882a593Smuzhiyun chip = &txgpio->chip;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun pci_set_drvdata(pdev, txgpio);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun err = pcim_enable_device(pdev);
446*4882a593Smuzhiyun if (err) {
447*4882a593Smuzhiyun dev_err(dev, "Failed to enable PCI device: err %d\n", err);
448*4882a593Smuzhiyun goto out;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun err = pcim_iomap_regions(pdev, 1 << 0, KBUILD_MODNAME);
452*4882a593Smuzhiyun if (err) {
453*4882a593Smuzhiyun dev_err(dev, "Failed to iomap PCI device: err %d\n", err);
454*4882a593Smuzhiyun goto out;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun tbl = pcim_iomap_table(pdev);
458*4882a593Smuzhiyun txgpio->register_base = tbl[0];
459*4882a593Smuzhiyun if (!txgpio->register_base) {
460*4882a593Smuzhiyun dev_err(dev, "Cannot map PCI resource\n");
461*4882a593Smuzhiyun err = -ENOMEM;
462*4882a593Smuzhiyun goto out;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (pdev->subsystem_device == 0xa10a) {
466*4882a593Smuzhiyun /* CN88XX has no GPIO_CONST register*/
467*4882a593Smuzhiyun ngpio = 50;
468*4882a593Smuzhiyun txgpio->base_msi = 48;
469*4882a593Smuzhiyun } else {
470*4882a593Smuzhiyun u64 c = readq(txgpio->register_base + GPIO_CONST);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ngpio = c & GPIO_CONST_GPIOS_MASK;
473*4882a593Smuzhiyun txgpio->base_msi = (c >> 8) & 0xff;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun txgpio->msix_entries = devm_kcalloc(dev,
477*4882a593Smuzhiyun ngpio, sizeof(struct msix_entry),
478*4882a593Smuzhiyun GFP_KERNEL);
479*4882a593Smuzhiyun if (!txgpio->msix_entries) {
480*4882a593Smuzhiyun err = -ENOMEM;
481*4882a593Smuzhiyun goto out;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun txgpio->line_entries = devm_kcalloc(dev,
485*4882a593Smuzhiyun ngpio,
486*4882a593Smuzhiyun sizeof(struct thunderx_line),
487*4882a593Smuzhiyun GFP_KERNEL);
488*4882a593Smuzhiyun if (!txgpio->line_entries) {
489*4882a593Smuzhiyun err = -ENOMEM;
490*4882a593Smuzhiyun goto out;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun for (i = 0; i < ngpio; i++) {
494*4882a593Smuzhiyun u64 bit_cfg = readq(txgpio->register_base + bit_cfg_reg(i));
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun txgpio->msix_entries[i].entry = txgpio->base_msi + (2 * i);
497*4882a593Smuzhiyun txgpio->line_entries[i].line = i;
498*4882a593Smuzhiyun txgpio->line_entries[i].txgpio = txgpio;
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun * If something has already programmed the pin, use
501*4882a593Smuzhiyun * the existing glitch filter settings, otherwise go
502*4882a593Smuzhiyun * to 400nS.
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun txgpio->line_entries[i].fil_bits = bit_cfg ?
505*4882a593Smuzhiyun (bit_cfg & GPIO_BIT_CFG_FIL_MASK) : GLITCH_FILTER_400NS;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if ((bit_cfg & GPIO_BIT_CFG_TX_OE) && (bit_cfg & GPIO_BIT_CFG_TX_OD))
508*4882a593Smuzhiyun set_bit(i, txgpio->od_mask);
509*4882a593Smuzhiyun if (bit_cfg & GPIO_BIT_CFG_PIN_XOR)
510*4882a593Smuzhiyun set_bit(i, txgpio->invert_mask);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Enable all MSI-X for interrupts on all possible lines. */
515*4882a593Smuzhiyun err = pci_enable_msix_range(pdev, txgpio->msix_entries, ngpio, ngpio);
516*4882a593Smuzhiyun if (err < 0)
517*4882a593Smuzhiyun goto out;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun chip->label = KBUILD_MODNAME;
520*4882a593Smuzhiyun chip->parent = dev;
521*4882a593Smuzhiyun chip->owner = THIS_MODULE;
522*4882a593Smuzhiyun chip->request = thunderx_gpio_request;
523*4882a593Smuzhiyun chip->base = -1; /* System allocated */
524*4882a593Smuzhiyun chip->can_sleep = false;
525*4882a593Smuzhiyun chip->ngpio = ngpio;
526*4882a593Smuzhiyun chip->get_direction = thunderx_gpio_get_direction;
527*4882a593Smuzhiyun chip->direction_input = thunderx_gpio_dir_in;
528*4882a593Smuzhiyun chip->get = thunderx_gpio_get;
529*4882a593Smuzhiyun chip->direction_output = thunderx_gpio_dir_out;
530*4882a593Smuzhiyun chip->set = thunderx_gpio_set;
531*4882a593Smuzhiyun chip->set_multiple = thunderx_gpio_set_multiple;
532*4882a593Smuzhiyun chip->set_config = thunderx_gpio_set_config;
533*4882a593Smuzhiyun girq = &chip->irq;
534*4882a593Smuzhiyun girq->chip = &thunderx_gpio_irq_chip;
535*4882a593Smuzhiyun girq->fwnode = of_node_to_fwnode(dev->of_node);
536*4882a593Smuzhiyun girq->parent_domain =
537*4882a593Smuzhiyun irq_get_irq_data(txgpio->msix_entries[0].vector)->domain;
538*4882a593Smuzhiyun girq->child_to_parent_hwirq = thunderx_gpio_child_to_parent_hwirq;
539*4882a593Smuzhiyun girq->populate_parent_alloc_arg = thunderx_gpio_populate_parent_alloc_info;
540*4882a593Smuzhiyun girq->handler = handle_bad_irq;
541*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun err = devm_gpiochip_add_data(dev, chip, txgpio);
544*4882a593Smuzhiyun if (err)
545*4882a593Smuzhiyun goto out;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Push on irq_data and the domain for each line. */
548*4882a593Smuzhiyun for (i = 0; i < ngpio; i++) {
549*4882a593Smuzhiyun struct irq_fwspec fwspec;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun fwspec.fwnode = of_node_to_fwnode(dev->of_node);
552*4882a593Smuzhiyun fwspec.param_count = 2;
553*4882a593Smuzhiyun fwspec.param[0] = i;
554*4882a593Smuzhiyun fwspec.param[1] = IRQ_TYPE_NONE;
555*4882a593Smuzhiyun err = irq_domain_push_irq(girq->domain,
556*4882a593Smuzhiyun txgpio->msix_entries[i].vector,
557*4882a593Smuzhiyun &fwspec);
558*4882a593Smuzhiyun if (err < 0)
559*4882a593Smuzhiyun dev_err(dev, "irq_domain_push_irq: %d\n", err);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun dev_info(dev, "ThunderX GPIO: %d lines with base %d.\n",
563*4882a593Smuzhiyun ngpio, chip->base);
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun out:
566*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
567*4882a593Smuzhiyun return err;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
thunderx_gpio_remove(struct pci_dev * pdev)570*4882a593Smuzhiyun static void thunderx_gpio_remove(struct pci_dev *pdev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun int i;
573*4882a593Smuzhiyun struct thunderx_gpio *txgpio = pci_get_drvdata(pdev);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun for (i = 0; i < txgpio->chip.ngpio; i++)
576*4882a593Smuzhiyun irq_domain_pop_irq(txgpio->chip.irq.domain,
577*4882a593Smuzhiyun txgpio->msix_entries[i].vector);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun irq_domain_remove(txgpio->chip.irq.domain);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static const struct pci_device_id thunderx_gpio_id_table[] = {
585*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, 0xA00A) },
586*4882a593Smuzhiyun { 0, } /* end of table */
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, thunderx_gpio_id_table);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static struct pci_driver thunderx_gpio_driver = {
592*4882a593Smuzhiyun .name = KBUILD_MODNAME,
593*4882a593Smuzhiyun .id_table = thunderx_gpio_id_table,
594*4882a593Smuzhiyun .probe = thunderx_gpio_probe,
595*4882a593Smuzhiyun .remove = thunderx_gpio_remove,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun module_pci_driver(thunderx_gpio_driver);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun MODULE_DESCRIPTION("Cavium Inc. ThunderX/OCTEON-TX GPIO Driver");
601*4882a593Smuzhiyun MODULE_LICENSE("GPL");
602