1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 NVIDIA Corporation
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Thierry Reding <treding@nvidia.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/gpio/driver.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <dt-bindings/gpio/tegra186-gpio.h>
16*4882a593Smuzhiyun #include <dt-bindings/gpio/tegra194-gpio.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* security registers */
19*4882a593Smuzhiyun #define TEGRA186_GPIO_CTL_SCR 0x0c
20*4882a593Smuzhiyun #define TEGRA186_GPIO_CTL_SCR_SEC_WEN BIT(28)
21*4882a593Smuzhiyun #define TEGRA186_GPIO_CTL_SCR_SEC_REN BIT(27)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define TEGRA186_GPIO_INT_ROUTE_MAPPING(p, x) (0x14 + (p) * 0x20 + (x) * 4)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* control registers */
26*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG 0x00
27*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_ENABLE BIT(0)
28*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_OUT BIT(1)
29*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_NONE (0x0 << 2)
30*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL (0x1 << 2)
31*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE (0x2 << 2)
32*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE (0x3 << 2)
33*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK (0x3 << 2)
34*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL BIT(4)
35*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE BIT(5)
36*4882a593Smuzhiyun #define TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT BIT(6)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define TEGRA186_GPIO_DEBOUNCE_CONTROL 0x04
39*4882a593Smuzhiyun #define TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(x) ((x) & 0xff)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define TEGRA186_GPIO_INPUT 0x08
42*4882a593Smuzhiyun #define TEGRA186_GPIO_INPUT_HIGH BIT(0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define TEGRA186_GPIO_OUTPUT_CONTROL 0x0c
45*4882a593Smuzhiyun #define TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED BIT(0)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define TEGRA186_GPIO_OUTPUT_VALUE 0x10
48*4882a593Smuzhiyun #define TEGRA186_GPIO_OUTPUT_VALUE_HIGH BIT(0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define TEGRA186_GPIO_INTERRUPT_CLEAR 0x14
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define TEGRA186_GPIO_INTERRUPT_STATUS(x) (0x100 + (x) * 4)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct tegra_gpio_port {
55*4882a593Smuzhiyun const char *name;
56*4882a593Smuzhiyun unsigned int bank;
57*4882a593Smuzhiyun unsigned int port;
58*4882a593Smuzhiyun unsigned int pins;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct tegra186_pin_range {
62*4882a593Smuzhiyun unsigned int offset;
63*4882a593Smuzhiyun const char *group;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct tegra_gpio_soc {
67*4882a593Smuzhiyun const struct tegra_gpio_port *ports;
68*4882a593Smuzhiyun unsigned int num_ports;
69*4882a593Smuzhiyun const char *name;
70*4882a593Smuzhiyun unsigned int instance;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun const struct tegra186_pin_range *pin_ranges;
73*4882a593Smuzhiyun unsigned int num_pin_ranges;
74*4882a593Smuzhiyun const char *pinmux;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct tegra_gpio {
78*4882a593Smuzhiyun struct gpio_chip gpio;
79*4882a593Smuzhiyun struct irq_chip intc;
80*4882a593Smuzhiyun unsigned int num_irq;
81*4882a593Smuzhiyun unsigned int *irq;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun const struct tegra_gpio_soc *soc;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun void __iomem *secure;
86*4882a593Smuzhiyun void __iomem *base;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct tegra_gpio_port *
tegra186_gpio_get_port(struct tegra_gpio * gpio,unsigned int * pin)90*4882a593Smuzhiyun tegra186_gpio_get_port(struct tegra_gpio *gpio, unsigned int *pin)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned int start = 0, i;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_ports; i++) {
95*4882a593Smuzhiyun const struct tegra_gpio_port *port = &gpio->soc->ports[i];
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (*pin >= start && *pin < start + port->pins) {
98*4882a593Smuzhiyun *pin -= start;
99*4882a593Smuzhiyun return port;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun start += port->pins;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return NULL;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
tegra186_gpio_get_base(struct tegra_gpio * gpio,unsigned int pin)108*4882a593Smuzhiyun static void __iomem *tegra186_gpio_get_base(struct tegra_gpio *gpio,
109*4882a593Smuzhiyun unsigned int pin)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun const struct tegra_gpio_port *port;
112*4882a593Smuzhiyun unsigned int offset;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun port = tegra186_gpio_get_port(gpio, &pin);
115*4882a593Smuzhiyun if (!port)
116*4882a593Smuzhiyun return NULL;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun offset = port->bank * 0x1000 + port->port * 0x200;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return gpio->base + offset + pin * 0x20;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
tegra186_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)123*4882a593Smuzhiyun static int tegra186_gpio_get_direction(struct gpio_chip *chip,
124*4882a593Smuzhiyun unsigned int offset)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
127*4882a593Smuzhiyun void __iomem *base;
128*4882a593Smuzhiyun u32 value;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
131*4882a593Smuzhiyun if (WARN_ON(base == NULL))
132*4882a593Smuzhiyun return -ENODEV;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
135*4882a593Smuzhiyun if (value & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
136*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
tegra186_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)141*4882a593Smuzhiyun static int tegra186_gpio_direction_input(struct gpio_chip *chip,
142*4882a593Smuzhiyun unsigned int offset)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
145*4882a593Smuzhiyun void __iomem *base;
146*4882a593Smuzhiyun u32 value;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
149*4882a593Smuzhiyun if (WARN_ON(base == NULL))
150*4882a593Smuzhiyun return -ENODEV;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_OUTPUT_CONTROL);
153*4882a593Smuzhiyun value |= TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
154*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_OUTPUT_CONTROL);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
157*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
158*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_ENABLE_CONFIG_OUT;
159*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
tegra186_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int level)164*4882a593Smuzhiyun static int tegra186_gpio_direction_output(struct gpio_chip *chip,
165*4882a593Smuzhiyun unsigned int offset, int level)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
168*4882a593Smuzhiyun void __iomem *base;
169*4882a593Smuzhiyun u32 value;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* configure output level first */
172*4882a593Smuzhiyun chip->set(chip, offset, level);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
175*4882a593Smuzhiyun if (WARN_ON(base == NULL))
176*4882a593Smuzhiyun return -EINVAL;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* set the direction */
179*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_OUTPUT_CONTROL);
180*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
181*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_OUTPUT_CONTROL);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
184*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
185*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_OUT;
186*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
tegra186_gpio_get(struct gpio_chip * chip,unsigned int offset)191*4882a593Smuzhiyun static int tegra186_gpio_get(struct gpio_chip *chip, unsigned int offset)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
194*4882a593Smuzhiyun void __iomem *base;
195*4882a593Smuzhiyun u32 value;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
198*4882a593Smuzhiyun if (WARN_ON(base == NULL))
199*4882a593Smuzhiyun return -ENODEV;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
202*4882a593Smuzhiyun if (value & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
203*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_OUTPUT_VALUE);
204*4882a593Smuzhiyun else
205*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_INPUT);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return value & BIT(0);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
tegra186_gpio_set(struct gpio_chip * chip,unsigned int offset,int level)210*4882a593Smuzhiyun static void tegra186_gpio_set(struct gpio_chip *chip, unsigned int offset,
211*4882a593Smuzhiyun int level)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
214*4882a593Smuzhiyun void __iomem *base;
215*4882a593Smuzhiyun u32 value;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
218*4882a593Smuzhiyun if (WARN_ON(base == NULL))
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_OUTPUT_VALUE);
222*4882a593Smuzhiyun if (level == 0)
223*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
224*4882a593Smuzhiyun else
225*4882a593Smuzhiyun value |= TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_OUTPUT_VALUE);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
tegra186_gpio_set_config(struct gpio_chip * chip,unsigned int offset,unsigned long config)230*4882a593Smuzhiyun static int tegra186_gpio_set_config(struct gpio_chip *chip,
231*4882a593Smuzhiyun unsigned int offset,
232*4882a593Smuzhiyun unsigned long config)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
235*4882a593Smuzhiyun u32 debounce, value;
236*4882a593Smuzhiyun void __iomem *base;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, offset);
239*4882a593Smuzhiyun if (base == NULL)
240*4882a593Smuzhiyun return -ENXIO;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
243*4882a593Smuzhiyun return -ENOTSUPP;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun debounce = pinconf_to_config_argument(config);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * The Tegra186 GPIO controller supports a maximum of 255 ms debounce
249*4882a593Smuzhiyun * time.
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun if (debounce > 255000)
252*4882a593Smuzhiyun return -EINVAL;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun debounce = DIV_ROUND_UP(debounce, USEC_PER_MSEC);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun value = TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(debounce);
257*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_DEBOUNCE_CONTROL);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
260*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE;
261*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
tegra186_gpio_add_pin_ranges(struct gpio_chip * chip)266*4882a593Smuzhiyun static int tegra186_gpio_add_pin_ranges(struct gpio_chip *chip)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
269*4882a593Smuzhiyun struct pinctrl_dev *pctldev;
270*4882a593Smuzhiyun struct device_node *np;
271*4882a593Smuzhiyun unsigned int i, j;
272*4882a593Smuzhiyun int err;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (!gpio->soc->pinmux || gpio->soc->num_pin_ranges == 0)
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, gpio->soc->pinmux);
278*4882a593Smuzhiyun if (!np)
279*4882a593Smuzhiyun return -ENODEV;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun pctldev = of_pinctrl_get(np);
282*4882a593Smuzhiyun of_node_put(np);
283*4882a593Smuzhiyun if (!pctldev)
284*4882a593Smuzhiyun return -EPROBE_DEFER;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_pin_ranges; i++) {
287*4882a593Smuzhiyun unsigned int pin = gpio->soc->pin_ranges[i].offset, port;
288*4882a593Smuzhiyun const char *group = gpio->soc->pin_ranges[i].group;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun port = pin / 8;
291*4882a593Smuzhiyun pin = pin % 8;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (port >= gpio->soc->num_ports) {
294*4882a593Smuzhiyun dev_warn(chip->parent, "invalid port %u for %s\n",
295*4882a593Smuzhiyun port, group);
296*4882a593Smuzhiyun continue;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (j = 0; j < port; j++)
300*4882a593Smuzhiyun pin += gpio->soc->ports[j].pins;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun err = gpiochip_add_pingroup_range(chip, pctldev, pin, group);
303*4882a593Smuzhiyun if (err < 0)
304*4882a593Smuzhiyun return err;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
tegra186_gpio_of_xlate(struct gpio_chip * chip,const struct of_phandle_args * spec,u32 * flags)310*4882a593Smuzhiyun static int tegra186_gpio_of_xlate(struct gpio_chip *chip,
311*4882a593Smuzhiyun const struct of_phandle_args *spec,
312*4882a593Smuzhiyun u32 *flags)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
315*4882a593Smuzhiyun unsigned int port, pin, i, offset = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (WARN_ON(chip->of_gpio_n_cells < 2))
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (WARN_ON(spec->args_count < chip->of_gpio_n_cells))
321*4882a593Smuzhiyun return -EINVAL;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun port = spec->args[0] / 8;
324*4882a593Smuzhiyun pin = spec->args[0] % 8;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (port >= gpio->soc->num_ports) {
327*4882a593Smuzhiyun dev_err(chip->parent, "invalid port number: %u\n", port);
328*4882a593Smuzhiyun return -EINVAL;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun for (i = 0; i < port; i++)
332*4882a593Smuzhiyun offset += gpio->soc->ports[i].pins;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (flags)
335*4882a593Smuzhiyun *flags = spec->args[1];
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return offset + pin;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define to_tegra_gpio(x) container_of((x), struct tegra_gpio, gpio)
341*4882a593Smuzhiyun
tegra186_irq_ack(struct irq_data * data)342*4882a593Smuzhiyun static void tegra186_irq_ack(struct irq_data *data)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
345*4882a593Smuzhiyun struct tegra_gpio *gpio = to_tegra_gpio(gc);
346*4882a593Smuzhiyun void __iomem *base;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, data->hwirq);
349*4882a593Smuzhiyun if (WARN_ON(base == NULL))
350*4882a593Smuzhiyun return;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun writel(1, base + TEGRA186_GPIO_INTERRUPT_CLEAR);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
tegra186_irq_mask(struct irq_data * data)355*4882a593Smuzhiyun static void tegra186_irq_mask(struct irq_data *data)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
358*4882a593Smuzhiyun struct tegra_gpio *gpio = to_tegra_gpio(gc);
359*4882a593Smuzhiyun void __iomem *base;
360*4882a593Smuzhiyun u32 value;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, data->hwirq);
363*4882a593Smuzhiyun if (WARN_ON(base == NULL))
364*4882a593Smuzhiyun return;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
367*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT;
368*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
tegra186_irq_unmask(struct irq_data * data)371*4882a593Smuzhiyun static void tegra186_irq_unmask(struct irq_data *data)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
374*4882a593Smuzhiyun struct tegra_gpio *gpio = to_tegra_gpio(gc);
375*4882a593Smuzhiyun void __iomem *base;
376*4882a593Smuzhiyun u32 value;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, data->hwirq);
379*4882a593Smuzhiyun if (WARN_ON(base == NULL))
380*4882a593Smuzhiyun return;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
383*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT;
384*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
tegra186_irq_set_type(struct irq_data * data,unsigned int type)387*4882a593Smuzhiyun static int tegra186_irq_set_type(struct irq_data *data, unsigned int type)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
390*4882a593Smuzhiyun struct tegra_gpio *gpio = to_tegra_gpio(gc);
391*4882a593Smuzhiyun void __iomem *base;
392*4882a593Smuzhiyun u32 value;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun base = tegra186_gpio_get_base(gpio, data->hwirq);
395*4882a593Smuzhiyun if (WARN_ON(base == NULL))
396*4882a593Smuzhiyun return -ENODEV;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
399*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK;
400*4882a593Smuzhiyun value &= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun switch (type & IRQ_TYPE_SENSE_MASK) {
403*4882a593Smuzhiyun case IRQ_TYPE_NONE:
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
407*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE;
408*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
412*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE;
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
416*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
420*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL;
421*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
425*4882a593Smuzhiyun value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL;
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun default:
429*4882a593Smuzhiyun return -EINVAL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if ((type & IRQ_TYPE_EDGE_BOTH) == 0)
435*4882a593Smuzhiyun irq_set_handler_locked(data, handle_level_irq);
436*4882a593Smuzhiyun else
437*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (data->parent_data)
440*4882a593Smuzhiyun return irq_chip_set_type_parent(data, type);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
tegra186_irq_set_wake(struct irq_data * data,unsigned int on)445*4882a593Smuzhiyun static int tegra186_irq_set_wake(struct irq_data *data, unsigned int on)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun if (data->parent_data)
448*4882a593Smuzhiyun return irq_chip_set_wake_parent(data, on);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
tegra186_gpio_irq(struct irq_desc * desc)453*4882a593Smuzhiyun static void tegra186_gpio_irq(struct irq_desc *desc)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct tegra_gpio *gpio = irq_desc_get_handler_data(desc);
456*4882a593Smuzhiyun struct irq_domain *domain = gpio->gpio.irq.domain;
457*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
458*4882a593Smuzhiyun unsigned int parent = irq_desc_get_irq(desc);
459*4882a593Smuzhiyun unsigned int i, offset = 0;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun chained_irq_enter(chip, desc);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_ports; i++) {
464*4882a593Smuzhiyun const struct tegra_gpio_port *port = &gpio->soc->ports[i];
465*4882a593Smuzhiyun unsigned int pin, irq;
466*4882a593Smuzhiyun unsigned long value;
467*4882a593Smuzhiyun void __iomem *base;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun base = gpio->base + port->bank * 0x1000 + port->port * 0x200;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* skip ports that are not associated with this bank */
472*4882a593Smuzhiyun if (parent != gpio->irq[port->bank])
473*4882a593Smuzhiyun goto skip;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_INTERRUPT_STATUS(1));
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun for_each_set_bit(pin, &value, port->pins) {
478*4882a593Smuzhiyun irq = irq_find_mapping(domain, offset + pin);
479*4882a593Smuzhiyun if (WARN_ON(irq == 0))
480*4882a593Smuzhiyun continue;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun generic_handle_irq(irq);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun skip:
486*4882a593Smuzhiyun offset += port->pins;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun chained_irq_exit(chip, desc);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
tegra186_gpio_irq_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)492*4882a593Smuzhiyun static int tegra186_gpio_irq_domain_translate(struct irq_domain *domain,
493*4882a593Smuzhiyun struct irq_fwspec *fwspec,
494*4882a593Smuzhiyun unsigned long *hwirq,
495*4882a593Smuzhiyun unsigned int *type)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(domain->host_data);
498*4882a593Smuzhiyun unsigned int port, pin, i, offset = 0;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (WARN_ON(gpio->gpio.of_gpio_n_cells < 2))
501*4882a593Smuzhiyun return -EINVAL;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (WARN_ON(fwspec->param_count < gpio->gpio.of_gpio_n_cells))
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun port = fwspec->param[0] / 8;
507*4882a593Smuzhiyun pin = fwspec->param[0] % 8;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (port >= gpio->soc->num_ports)
510*4882a593Smuzhiyun return -EINVAL;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (i = 0; i < port; i++)
513*4882a593Smuzhiyun offset += gpio->soc->ports[i].pins;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun *type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
516*4882a593Smuzhiyun *hwirq = offset + pin;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
tegra186_gpio_populate_parent_fwspec(struct gpio_chip * chip,unsigned int parent_hwirq,unsigned int parent_type)521*4882a593Smuzhiyun static void *tegra186_gpio_populate_parent_fwspec(struct gpio_chip *chip,
522*4882a593Smuzhiyun unsigned int parent_hwirq,
523*4882a593Smuzhiyun unsigned int parent_type)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
526*4882a593Smuzhiyun struct irq_fwspec *fwspec;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun fwspec = kmalloc(sizeof(*fwspec), GFP_KERNEL);
529*4882a593Smuzhiyun if (!fwspec)
530*4882a593Smuzhiyun return NULL;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun fwspec->fwnode = chip->irq.parent_domain->fwnode;
533*4882a593Smuzhiyun fwspec->param_count = 3;
534*4882a593Smuzhiyun fwspec->param[0] = gpio->soc->instance;
535*4882a593Smuzhiyun fwspec->param[1] = parent_hwirq;
536*4882a593Smuzhiyun fwspec->param[2] = parent_type;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return fwspec;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
tegra186_gpio_child_to_parent_hwirq(struct gpio_chip * chip,unsigned int hwirq,unsigned int type,unsigned int * parent_hwirq,unsigned int * parent_type)541*4882a593Smuzhiyun static int tegra186_gpio_child_to_parent_hwirq(struct gpio_chip *chip,
542*4882a593Smuzhiyun unsigned int hwirq,
543*4882a593Smuzhiyun unsigned int type,
544*4882a593Smuzhiyun unsigned int *parent_hwirq,
545*4882a593Smuzhiyun unsigned int *parent_type)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun *parent_hwirq = chip->irq.child_offset_to_irq(chip, hwirq);
548*4882a593Smuzhiyun *parent_type = type;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
tegra186_gpio_child_offset_to_irq(struct gpio_chip * chip,unsigned int offset)553*4882a593Smuzhiyun static unsigned int tegra186_gpio_child_offset_to_irq(struct gpio_chip *chip,
554*4882a593Smuzhiyun unsigned int offset)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct tegra_gpio *gpio = gpiochip_get_data(chip);
557*4882a593Smuzhiyun unsigned int i;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_ports; i++) {
560*4882a593Smuzhiyun if (offset < gpio->soc->ports[i].pins)
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun offset -= gpio->soc->ports[i].pins;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return offset + i * 8;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static const struct of_device_id tegra186_pmc_of_match[] = {
570*4882a593Smuzhiyun { .compatible = "nvidia,tegra186-pmc" },
571*4882a593Smuzhiyun { .compatible = "nvidia,tegra194-pmc" },
572*4882a593Smuzhiyun { /* sentinel */ }
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
tegra186_gpio_init_route_mapping(struct tegra_gpio * gpio)575*4882a593Smuzhiyun static void tegra186_gpio_init_route_mapping(struct tegra_gpio *gpio)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun unsigned int i, j;
578*4882a593Smuzhiyun u32 value;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_ports; i++) {
581*4882a593Smuzhiyun const struct tegra_gpio_port *port = &gpio->soc->ports[i];
582*4882a593Smuzhiyun unsigned int offset, p = port->port;
583*4882a593Smuzhiyun void __iomem *base;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun base = gpio->secure + port->bank * 0x1000 + 0x800;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun value = readl(base + TEGRA186_GPIO_CTL_SCR);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun * For controllers that haven't been locked down yet, make
591*4882a593Smuzhiyun * sure to program the default interrupt route mapping.
592*4882a593Smuzhiyun */
593*4882a593Smuzhiyun if ((value & TEGRA186_GPIO_CTL_SCR_SEC_REN) == 0 &&
594*4882a593Smuzhiyun (value & TEGRA186_GPIO_CTL_SCR_SEC_WEN) == 0) {
595*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
596*4882a593Smuzhiyun offset = TEGRA186_GPIO_INT_ROUTE_MAPPING(p, j);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun value = readl(base + offset);
599*4882a593Smuzhiyun value = BIT(port->pins) - 1;
600*4882a593Smuzhiyun writel(value, base + offset);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
tegra186_gpio_probe(struct platform_device * pdev)606*4882a593Smuzhiyun static int tegra186_gpio_probe(struct platform_device *pdev)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun unsigned int i, j, offset;
609*4882a593Smuzhiyun struct gpio_irq_chip *irq;
610*4882a593Smuzhiyun struct tegra_gpio *gpio;
611*4882a593Smuzhiyun struct device_node *np;
612*4882a593Smuzhiyun char **names;
613*4882a593Smuzhiyun int err;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
616*4882a593Smuzhiyun if (!gpio)
617*4882a593Smuzhiyun return -ENOMEM;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun gpio->soc = of_device_get_match_data(&pdev->dev);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun gpio->secure = devm_platform_ioremap_resource_byname(pdev, "security");
622*4882a593Smuzhiyun if (IS_ERR(gpio->secure))
623*4882a593Smuzhiyun return PTR_ERR(gpio->secure);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun gpio->base = devm_platform_ioremap_resource_byname(pdev, "gpio");
626*4882a593Smuzhiyun if (IS_ERR(gpio->base))
627*4882a593Smuzhiyun return PTR_ERR(gpio->base);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun err = platform_irq_count(pdev);
630*4882a593Smuzhiyun if (err < 0)
631*4882a593Smuzhiyun return err;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun gpio->num_irq = err;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun gpio->irq = devm_kcalloc(&pdev->dev, gpio->num_irq, sizeof(*gpio->irq),
636*4882a593Smuzhiyun GFP_KERNEL);
637*4882a593Smuzhiyun if (!gpio->irq)
638*4882a593Smuzhiyun return -ENOMEM;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun for (i = 0; i < gpio->num_irq; i++) {
641*4882a593Smuzhiyun err = platform_get_irq(pdev, i);
642*4882a593Smuzhiyun if (err < 0)
643*4882a593Smuzhiyun return err;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun gpio->irq[i] = err;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun gpio->gpio.label = gpio->soc->name;
649*4882a593Smuzhiyun gpio->gpio.parent = &pdev->dev;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun gpio->gpio.request = gpiochip_generic_request;
652*4882a593Smuzhiyun gpio->gpio.free = gpiochip_generic_free;
653*4882a593Smuzhiyun gpio->gpio.get_direction = tegra186_gpio_get_direction;
654*4882a593Smuzhiyun gpio->gpio.direction_input = tegra186_gpio_direction_input;
655*4882a593Smuzhiyun gpio->gpio.direction_output = tegra186_gpio_direction_output;
656*4882a593Smuzhiyun gpio->gpio.get = tegra186_gpio_get,
657*4882a593Smuzhiyun gpio->gpio.set = tegra186_gpio_set;
658*4882a593Smuzhiyun gpio->gpio.set_config = tegra186_gpio_set_config;
659*4882a593Smuzhiyun gpio->gpio.add_pin_ranges = tegra186_gpio_add_pin_ranges;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun gpio->gpio.base = -1;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun for (i = 0; i < gpio->soc->num_ports; i++)
664*4882a593Smuzhiyun gpio->gpio.ngpio += gpio->soc->ports[i].pins;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun names = devm_kcalloc(gpio->gpio.parent, gpio->gpio.ngpio,
667*4882a593Smuzhiyun sizeof(*names), GFP_KERNEL);
668*4882a593Smuzhiyun if (!names)
669*4882a593Smuzhiyun return -ENOMEM;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun for (i = 0, offset = 0; i < gpio->soc->num_ports; i++) {
672*4882a593Smuzhiyun const struct tegra_gpio_port *port = &gpio->soc->ports[i];
673*4882a593Smuzhiyun char *name;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun for (j = 0; j < port->pins; j++) {
676*4882a593Smuzhiyun name = devm_kasprintf(gpio->gpio.parent, GFP_KERNEL,
677*4882a593Smuzhiyun "P%s.%02x", port->name, j);
678*4882a593Smuzhiyun if (!name)
679*4882a593Smuzhiyun return -ENOMEM;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun names[offset + j] = name;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun offset += port->pins;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun gpio->gpio.names = (const char * const *)names;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun gpio->gpio.of_node = pdev->dev.of_node;
690*4882a593Smuzhiyun gpio->gpio.of_gpio_n_cells = 2;
691*4882a593Smuzhiyun gpio->gpio.of_xlate = tegra186_gpio_of_xlate;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun gpio->intc.name = pdev->dev.of_node->name;
694*4882a593Smuzhiyun gpio->intc.irq_ack = tegra186_irq_ack;
695*4882a593Smuzhiyun gpio->intc.irq_mask = tegra186_irq_mask;
696*4882a593Smuzhiyun gpio->intc.irq_unmask = tegra186_irq_unmask;
697*4882a593Smuzhiyun gpio->intc.irq_set_type = tegra186_irq_set_type;
698*4882a593Smuzhiyun gpio->intc.irq_set_wake = tegra186_irq_set_wake;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun irq = &gpio->gpio.irq;
701*4882a593Smuzhiyun irq->chip = &gpio->intc;
702*4882a593Smuzhiyun irq->fwnode = of_node_to_fwnode(pdev->dev.of_node);
703*4882a593Smuzhiyun irq->child_to_parent_hwirq = tegra186_gpio_child_to_parent_hwirq;
704*4882a593Smuzhiyun irq->populate_parent_alloc_arg = tegra186_gpio_populate_parent_fwspec;
705*4882a593Smuzhiyun irq->child_offset_to_irq = tegra186_gpio_child_offset_to_irq;
706*4882a593Smuzhiyun irq->child_irq_domain_ops.translate = tegra186_gpio_irq_domain_translate;
707*4882a593Smuzhiyun irq->handler = handle_simple_irq;
708*4882a593Smuzhiyun irq->default_type = IRQ_TYPE_NONE;
709*4882a593Smuzhiyun irq->parent_handler = tegra186_gpio_irq;
710*4882a593Smuzhiyun irq->parent_handler_data = gpio;
711*4882a593Smuzhiyun irq->num_parents = gpio->num_irq;
712*4882a593Smuzhiyun irq->parents = gpio->irq;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun np = of_find_matching_node(NULL, tegra186_pmc_of_match);
715*4882a593Smuzhiyun if (np) {
716*4882a593Smuzhiyun irq->parent_domain = irq_find_host(np);
717*4882a593Smuzhiyun of_node_put(np);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (!irq->parent_domain)
720*4882a593Smuzhiyun return -EPROBE_DEFER;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun tegra186_gpio_init_route_mapping(gpio);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun irq->map = devm_kcalloc(&pdev->dev, gpio->gpio.ngpio,
726*4882a593Smuzhiyun sizeof(*irq->map), GFP_KERNEL);
727*4882a593Smuzhiyun if (!irq->map)
728*4882a593Smuzhiyun return -ENOMEM;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (i = 0, offset = 0; i < gpio->soc->num_ports; i++) {
731*4882a593Smuzhiyun const struct tegra_gpio_port *port = &gpio->soc->ports[i];
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun for (j = 0; j < port->pins; j++)
734*4882a593Smuzhiyun irq->map[offset + j] = irq->parents[port->bank];
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun offset += port->pins;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun platform_set_drvdata(pdev, gpio);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun err = devm_gpiochip_add_data(&pdev->dev, &gpio->gpio, gpio);
742*4882a593Smuzhiyun if (err < 0)
743*4882a593Smuzhiyun return err;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
tegra186_gpio_remove(struct platform_device * pdev)748*4882a593Smuzhiyun static int tegra186_gpio_remove(struct platform_device *pdev)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #define TEGRA186_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
754*4882a593Smuzhiyun [TEGRA186_MAIN_GPIO_PORT_##_name] = { \
755*4882a593Smuzhiyun .name = #_name, \
756*4882a593Smuzhiyun .bank = _bank, \
757*4882a593Smuzhiyun .port = _port, \
758*4882a593Smuzhiyun .pins = _pins, \
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static const struct tegra_gpio_port tegra186_main_ports[] = {
762*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( A, 2, 0, 7),
763*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( B, 3, 0, 7),
764*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( C, 3, 1, 7),
765*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( D, 3, 2, 6),
766*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( E, 2, 1, 8),
767*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( F, 2, 2, 6),
768*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( G, 4, 1, 6),
769*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( H, 1, 0, 7),
770*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( I, 0, 4, 8),
771*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( J, 5, 0, 8),
772*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( K, 5, 1, 1),
773*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( L, 1, 1, 8),
774*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( M, 5, 3, 6),
775*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( N, 0, 0, 7),
776*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( O, 0, 1, 4),
777*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( P, 4, 0, 7),
778*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( Q, 0, 2, 6),
779*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( R, 0, 5, 6),
780*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( T, 0, 3, 4),
781*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( X, 1, 2, 8),
782*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT( Y, 1, 3, 7),
783*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT(BB, 2, 3, 2),
784*4882a593Smuzhiyun TEGRA186_MAIN_GPIO_PORT(CC, 5, 2, 4),
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static const struct tegra_gpio_soc tegra186_main_soc = {
788*4882a593Smuzhiyun .num_ports = ARRAY_SIZE(tegra186_main_ports),
789*4882a593Smuzhiyun .ports = tegra186_main_ports,
790*4882a593Smuzhiyun .name = "tegra186-gpio",
791*4882a593Smuzhiyun .instance = 0,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun #define TEGRA186_AON_GPIO_PORT(_name, _bank, _port, _pins) \
795*4882a593Smuzhiyun [TEGRA186_AON_GPIO_PORT_##_name] = { \
796*4882a593Smuzhiyun .name = #_name, \
797*4882a593Smuzhiyun .bank = _bank, \
798*4882a593Smuzhiyun .port = _port, \
799*4882a593Smuzhiyun .pins = _pins, \
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static const struct tegra_gpio_port tegra186_aon_ports[] = {
803*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT( S, 0, 1, 5),
804*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT( U, 0, 2, 6),
805*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT( V, 0, 4, 8),
806*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT( W, 0, 5, 8),
807*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT( Z, 0, 7, 4),
808*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT(AA, 0, 6, 8),
809*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT(EE, 0, 3, 3),
810*4882a593Smuzhiyun TEGRA186_AON_GPIO_PORT(FF, 0, 0, 5),
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun static const struct tegra_gpio_soc tegra186_aon_soc = {
814*4882a593Smuzhiyun .num_ports = ARRAY_SIZE(tegra186_aon_ports),
815*4882a593Smuzhiyun .ports = tegra186_aon_ports,
816*4882a593Smuzhiyun .name = "tegra186-gpio-aon",
817*4882a593Smuzhiyun .instance = 1,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun #define TEGRA194_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
821*4882a593Smuzhiyun [TEGRA194_MAIN_GPIO_PORT_##_name] = { \
822*4882a593Smuzhiyun .name = #_name, \
823*4882a593Smuzhiyun .bank = _bank, \
824*4882a593Smuzhiyun .port = _port, \
825*4882a593Smuzhiyun .pins = _pins, \
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const struct tegra_gpio_port tegra194_main_ports[] = {
829*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( A, 1, 2, 8),
830*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( B, 4, 7, 2),
831*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( C, 4, 3, 8),
832*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( D, 4, 4, 4),
833*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( E, 4, 5, 8),
834*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( F, 4, 6, 6),
835*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( G, 4, 0, 8),
836*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( H, 4, 1, 8),
837*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( I, 4, 2, 5),
838*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( J, 5, 1, 6),
839*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( K, 3, 0, 8),
840*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( L, 3, 1, 4),
841*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( M, 2, 3, 8),
842*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( N, 2, 4, 3),
843*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( O, 5, 0, 6),
844*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( P, 2, 5, 8),
845*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( Q, 2, 6, 8),
846*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( R, 2, 7, 6),
847*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( S, 3, 3, 8),
848*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( T, 3, 4, 8),
849*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( U, 3, 5, 1),
850*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( V, 1, 0, 8),
851*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( W, 1, 1, 2),
852*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( X, 2, 0, 8),
853*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( Y, 2, 1, 8),
854*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT( Z, 2, 2, 8),
855*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT(FF, 3, 2, 2),
856*4882a593Smuzhiyun TEGRA194_MAIN_GPIO_PORT(GG, 0, 0, 2)
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun static const struct tegra186_pin_range tegra194_main_pin_ranges[] = {
860*4882a593Smuzhiyun { TEGRA194_MAIN_GPIO(GG, 0), "pex_l5_clkreq_n_pgg0" },
861*4882a593Smuzhiyun { TEGRA194_MAIN_GPIO(GG, 1), "pex_l5_rst_n_pgg1" },
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static const struct tegra_gpio_soc tegra194_main_soc = {
865*4882a593Smuzhiyun .num_ports = ARRAY_SIZE(tegra194_main_ports),
866*4882a593Smuzhiyun .ports = tegra194_main_ports,
867*4882a593Smuzhiyun .name = "tegra194-gpio",
868*4882a593Smuzhiyun .instance = 0,
869*4882a593Smuzhiyun .num_pin_ranges = ARRAY_SIZE(tegra194_main_pin_ranges),
870*4882a593Smuzhiyun .pin_ranges = tegra194_main_pin_ranges,
871*4882a593Smuzhiyun .pinmux = "nvidia,tegra194-pinmux",
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun #define TEGRA194_AON_GPIO_PORT(_name, _bank, _port, _pins) \
875*4882a593Smuzhiyun [TEGRA194_AON_GPIO_PORT_##_name] = { \
876*4882a593Smuzhiyun .name = #_name, \
877*4882a593Smuzhiyun .bank = _bank, \
878*4882a593Smuzhiyun .port = _port, \
879*4882a593Smuzhiyun .pins = _pins, \
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static const struct tegra_gpio_port tegra194_aon_ports[] = {
883*4882a593Smuzhiyun TEGRA194_AON_GPIO_PORT(AA, 0, 3, 8),
884*4882a593Smuzhiyun TEGRA194_AON_GPIO_PORT(BB, 0, 4, 4),
885*4882a593Smuzhiyun TEGRA194_AON_GPIO_PORT(CC, 0, 1, 8),
886*4882a593Smuzhiyun TEGRA194_AON_GPIO_PORT(DD, 0, 2, 3),
887*4882a593Smuzhiyun TEGRA194_AON_GPIO_PORT(EE, 0, 0, 7)
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun static const struct tegra_gpio_soc tegra194_aon_soc = {
891*4882a593Smuzhiyun .num_ports = ARRAY_SIZE(tegra194_aon_ports),
892*4882a593Smuzhiyun .ports = tegra194_aon_ports,
893*4882a593Smuzhiyun .name = "tegra194-gpio-aon",
894*4882a593Smuzhiyun .instance = 1,
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static const struct of_device_id tegra186_gpio_of_match[] = {
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun .compatible = "nvidia,tegra186-gpio",
900*4882a593Smuzhiyun .data = &tegra186_main_soc
901*4882a593Smuzhiyun }, {
902*4882a593Smuzhiyun .compatible = "nvidia,tegra186-gpio-aon",
903*4882a593Smuzhiyun .data = &tegra186_aon_soc
904*4882a593Smuzhiyun }, {
905*4882a593Smuzhiyun .compatible = "nvidia,tegra194-gpio",
906*4882a593Smuzhiyun .data = &tegra194_main_soc
907*4882a593Smuzhiyun }, {
908*4882a593Smuzhiyun .compatible = "nvidia,tegra194-gpio-aon",
909*4882a593Smuzhiyun .data = &tegra194_aon_soc
910*4882a593Smuzhiyun }, {
911*4882a593Smuzhiyun /* sentinel */
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra186_gpio_of_match);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static struct platform_driver tegra186_gpio_driver = {
917*4882a593Smuzhiyun .driver = {
918*4882a593Smuzhiyun .name = "tegra186-gpio",
919*4882a593Smuzhiyun .of_match_table = tegra186_gpio_of_match,
920*4882a593Smuzhiyun },
921*4882a593Smuzhiyun .probe = tegra186_gpio_probe,
922*4882a593Smuzhiyun .remove = tegra186_gpio_remove,
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun module_platform_driver(tegra186_gpio_driver);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra186 GPIO controller driver");
927*4882a593Smuzhiyun MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
928*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
929