1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SYSCON GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define GPIO_SYSCON_FEAT_IN BIT(0)
18*4882a593Smuzhiyun #define GPIO_SYSCON_FEAT_OUT BIT(1)
19*4882a593Smuzhiyun #define GPIO_SYSCON_FEAT_DIR BIT(2)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* SYSCON driver is designed to use 32-bit wide registers */
22*4882a593Smuzhiyun #define SYSCON_REG_SIZE (4)
23*4882a593Smuzhiyun #define SYSCON_REG_BITS (SYSCON_REG_SIZE * 8)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /**
26*4882a593Smuzhiyun * struct syscon_gpio_data - Configuration for the device.
27*4882a593Smuzhiyun * @compatible: SYSCON driver compatible string.
28*4882a593Smuzhiyun * @flags: Set of GPIO_SYSCON_FEAT_ flags:
29*4882a593Smuzhiyun * GPIO_SYSCON_FEAT_IN: GPIOs supports input,
30*4882a593Smuzhiyun * GPIO_SYSCON_FEAT_OUT: GPIOs supports output,
31*4882a593Smuzhiyun * GPIO_SYSCON_FEAT_DIR: GPIOs supports switch direction.
32*4882a593Smuzhiyun * @bit_count: Number of bits used as GPIOs.
33*4882a593Smuzhiyun * @dat_bit_offset: Offset (in bits) to the first GPIO bit.
34*4882a593Smuzhiyun * @dir_bit_offset: Optional offset (in bits) to the first bit to switch
35*4882a593Smuzhiyun * GPIO direction (Used with GPIO_SYSCON_FEAT_DIR flag).
36*4882a593Smuzhiyun * @set: HW specific callback to assigns output value
37*4882a593Smuzhiyun * for signal "offset"
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct syscon_gpio_data {
41*4882a593Smuzhiyun const char *compatible;
42*4882a593Smuzhiyun unsigned int flags;
43*4882a593Smuzhiyun unsigned int bit_count;
44*4882a593Smuzhiyun unsigned int dat_bit_offset;
45*4882a593Smuzhiyun unsigned int dir_bit_offset;
46*4882a593Smuzhiyun void (*set)(struct gpio_chip *chip,
47*4882a593Smuzhiyun unsigned offset, int value);
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct syscon_gpio_priv {
51*4882a593Smuzhiyun struct gpio_chip chip;
52*4882a593Smuzhiyun struct regmap *syscon;
53*4882a593Smuzhiyun const struct syscon_gpio_data *data;
54*4882a593Smuzhiyun u32 dreg_offset;
55*4882a593Smuzhiyun u32 dir_reg_offset;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
syscon_gpio_get(struct gpio_chip * chip,unsigned offset)58*4882a593Smuzhiyun static int syscon_gpio_get(struct gpio_chip *chip, unsigned offset)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
61*4882a593Smuzhiyun unsigned int val, offs;
62*4882a593Smuzhiyun int ret;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun offs = priv->dreg_offset + priv->data->dat_bit_offset + offset;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun ret = regmap_read(priv->syscon,
67*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE, &val);
68*4882a593Smuzhiyun if (ret)
69*4882a593Smuzhiyun return ret;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return !!(val & BIT(offs % SYSCON_REG_BITS));
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
syscon_gpio_set(struct gpio_chip * chip,unsigned offset,int val)74*4882a593Smuzhiyun static void syscon_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
77*4882a593Smuzhiyun unsigned int offs;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun offs = priv->dreg_offset + priv->data->dat_bit_offset + offset;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun regmap_update_bits(priv->syscon,
82*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE,
83*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS),
84*4882a593Smuzhiyun val ? BIT(offs % SYSCON_REG_BITS) : 0);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
syscon_gpio_dir_in(struct gpio_chip * chip,unsigned offset)87*4882a593Smuzhiyun static int syscon_gpio_dir_in(struct gpio_chip *chip, unsigned offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (priv->data->flags & GPIO_SYSCON_FEAT_DIR) {
92*4882a593Smuzhiyun unsigned int offs;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun offs = priv->dir_reg_offset +
95*4882a593Smuzhiyun priv->data->dir_bit_offset + offset;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun regmap_update_bits(priv->syscon,
98*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE,
99*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS), 0);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
syscon_gpio_dir_out(struct gpio_chip * chip,unsigned offset,int val)105*4882a593Smuzhiyun static int syscon_gpio_dir_out(struct gpio_chip *chip, unsigned offset, int val)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (priv->data->flags & GPIO_SYSCON_FEAT_DIR) {
110*4882a593Smuzhiyun unsigned int offs;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun offs = priv->dir_reg_offset +
113*4882a593Smuzhiyun priv->data->dir_bit_offset + offset;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun regmap_update_bits(priv->syscon,
116*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE,
117*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS),
118*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS));
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun chip->set(chip, offset, val);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct syscon_gpio_data clps711x_mctrl_gpio = {
127*4882a593Smuzhiyun /* ARM CLPS711X SYSFLG1 Bits 8-10 */
128*4882a593Smuzhiyun .compatible = "cirrus,ep7209-syscon1",
129*4882a593Smuzhiyun .flags = GPIO_SYSCON_FEAT_IN,
130*4882a593Smuzhiyun .bit_count = 3,
131*4882a593Smuzhiyun .dat_bit_offset = 0x40 * 8 + 8,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
rockchip_gpio_set(struct gpio_chip * chip,unsigned int offset,int val)134*4882a593Smuzhiyun static void rockchip_gpio_set(struct gpio_chip *chip, unsigned int offset,
135*4882a593Smuzhiyun int val)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
138*4882a593Smuzhiyun unsigned int offs;
139*4882a593Smuzhiyun u8 bit;
140*4882a593Smuzhiyun u32 data;
141*4882a593Smuzhiyun int ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun offs = priv->dreg_offset + priv->data->dat_bit_offset + offset;
144*4882a593Smuzhiyun bit = offs % SYSCON_REG_BITS;
145*4882a593Smuzhiyun data = (val ? BIT(bit) : 0) | BIT(bit + 16);
146*4882a593Smuzhiyun ret = regmap_write(priv->syscon,
147*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE,
148*4882a593Smuzhiyun data);
149*4882a593Smuzhiyun if (ret < 0)
150*4882a593Smuzhiyun dev_err(chip->parent, "gpio write failed ret(%d)\n", ret);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const struct syscon_gpio_data rockchip_rk3328_gpio_mute = {
154*4882a593Smuzhiyun /* RK3328 GPIO_MUTE is an output only pin at GRF_SOC_CON10[1] */
155*4882a593Smuzhiyun .flags = GPIO_SYSCON_FEAT_OUT,
156*4882a593Smuzhiyun .bit_count = 1,
157*4882a593Smuzhiyun .dat_bit_offset = 0x0428 * 8 + 1,
158*4882a593Smuzhiyun .set = rockchip_gpio_set,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define KEYSTONE_LOCK_BIT BIT(0)
162*4882a593Smuzhiyun
keystone_gpio_set(struct gpio_chip * chip,unsigned offset,int val)163*4882a593Smuzhiyun static void keystone_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct syscon_gpio_priv *priv = gpiochip_get_data(chip);
166*4882a593Smuzhiyun unsigned int offs;
167*4882a593Smuzhiyun int ret;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun offs = priv->dreg_offset + priv->data->dat_bit_offset + offset;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (!val)
172*4882a593Smuzhiyun return;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ret = regmap_update_bits(
175*4882a593Smuzhiyun priv->syscon,
176*4882a593Smuzhiyun (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE,
177*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS) | KEYSTONE_LOCK_BIT,
178*4882a593Smuzhiyun BIT(offs % SYSCON_REG_BITS) | KEYSTONE_LOCK_BIT);
179*4882a593Smuzhiyun if (ret < 0)
180*4882a593Smuzhiyun dev_err(chip->parent, "gpio write failed ret(%d)\n", ret);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct syscon_gpio_data keystone_dsp_gpio = {
184*4882a593Smuzhiyun /* ARM Keystone 2 */
185*4882a593Smuzhiyun .compatible = NULL,
186*4882a593Smuzhiyun .flags = GPIO_SYSCON_FEAT_OUT,
187*4882a593Smuzhiyun .bit_count = 28,
188*4882a593Smuzhiyun .dat_bit_offset = 4,
189*4882a593Smuzhiyun .set = keystone_gpio_set,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const struct of_device_id syscon_gpio_ids[] = {
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun .compatible = "cirrus,ep7209-mctrl-gpio",
195*4882a593Smuzhiyun .data = &clps711x_mctrl_gpio,
196*4882a593Smuzhiyun },
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun .compatible = "ti,keystone-dsp-gpio",
199*4882a593Smuzhiyun .data = &keystone_dsp_gpio,
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun .compatible = "rockchip,rk3328-grf-gpio",
203*4882a593Smuzhiyun .data = &rockchip_rk3328_gpio_mute,
204*4882a593Smuzhiyun },
205*4882a593Smuzhiyun { }
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, syscon_gpio_ids);
208*4882a593Smuzhiyun
syscon_gpio_probe(struct platform_device * pdev)209*4882a593Smuzhiyun static int syscon_gpio_probe(struct platform_device *pdev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct device *dev = &pdev->dev;
212*4882a593Smuzhiyun struct syscon_gpio_priv *priv;
213*4882a593Smuzhiyun struct device_node *np = dev->of_node;
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
217*4882a593Smuzhiyun if (!priv)
218*4882a593Smuzhiyun return -ENOMEM;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun priv->data = of_device_get_match_data(dev);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (priv->data->compatible) {
223*4882a593Smuzhiyun priv->syscon = syscon_regmap_lookup_by_compatible(
224*4882a593Smuzhiyun priv->data->compatible);
225*4882a593Smuzhiyun if (IS_ERR(priv->syscon))
226*4882a593Smuzhiyun return PTR_ERR(priv->syscon);
227*4882a593Smuzhiyun } else {
228*4882a593Smuzhiyun priv->syscon =
229*4882a593Smuzhiyun syscon_regmap_lookup_by_phandle(np, "gpio,syscon-dev");
230*4882a593Smuzhiyun if (IS_ERR(priv->syscon) && np->parent)
231*4882a593Smuzhiyun priv->syscon = syscon_node_to_regmap(np->parent);
232*4882a593Smuzhiyun if (IS_ERR(priv->syscon))
233*4882a593Smuzhiyun return PTR_ERR(priv->syscon);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "gpio,syscon-dev", 1,
236*4882a593Smuzhiyun &priv->dreg_offset);
237*4882a593Smuzhiyun if (ret)
238*4882a593Smuzhiyun dev_err(dev, "can't read the data register offset!\n");
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun priv->dreg_offset <<= 3;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "gpio,syscon-dev", 2,
243*4882a593Smuzhiyun &priv->dir_reg_offset);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun dev_dbg(dev, "can't read the dir register offset!\n");
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun priv->dir_reg_offset <<= 3;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun priv->chip.parent = dev;
251*4882a593Smuzhiyun priv->chip.owner = THIS_MODULE;
252*4882a593Smuzhiyun priv->chip.label = dev_name(dev);
253*4882a593Smuzhiyun priv->chip.base = -1;
254*4882a593Smuzhiyun priv->chip.ngpio = priv->data->bit_count;
255*4882a593Smuzhiyun priv->chip.get = syscon_gpio_get;
256*4882a593Smuzhiyun if (priv->data->flags & GPIO_SYSCON_FEAT_IN)
257*4882a593Smuzhiyun priv->chip.direction_input = syscon_gpio_dir_in;
258*4882a593Smuzhiyun if (priv->data->flags & GPIO_SYSCON_FEAT_OUT) {
259*4882a593Smuzhiyun priv->chip.set = priv->data->set ? : syscon_gpio_set;
260*4882a593Smuzhiyun priv->chip.direction_output = syscon_gpio_dir_out;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return devm_gpiochip_add_data(&pdev->dev, &priv->chip, priv);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct platform_driver syscon_gpio_driver = {
269*4882a593Smuzhiyun .driver = {
270*4882a593Smuzhiyun .name = "gpio-syscon",
271*4882a593Smuzhiyun .of_match_table = syscon_gpio_ids,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun .probe = syscon_gpio_probe,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun module_platform_driver(syscon_gpio_driver);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
278*4882a593Smuzhiyun MODULE_DESCRIPTION("SYSCON GPIO driver");
279*4882a593Smuzhiyun MODULE_LICENSE("GPL");
280