1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 John Crispin <john@phrozen.org>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/gpio/driver.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * The Serial To Parallel (STP) is found on MIPS based Lantiq socs. It is a
20*4882a593Smuzhiyun * peripheral controller used to drive external shift register cascades. At most
21*4882a593Smuzhiyun * 3 groups of 8 bits can be driven. The hardware is able to allow the DSL modem
22*4882a593Smuzhiyun * to drive the 2 LSBs of the cascade automatically.
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* control register 0 */
26*4882a593Smuzhiyun #define XWAY_STP_CON0 0x00
27*4882a593Smuzhiyun /* control register 1 */
28*4882a593Smuzhiyun #define XWAY_STP_CON1 0x04
29*4882a593Smuzhiyun /* data register 0 */
30*4882a593Smuzhiyun #define XWAY_STP_CPU0 0x08
31*4882a593Smuzhiyun /* data register 1 */
32*4882a593Smuzhiyun #define XWAY_STP_CPU1 0x0C
33*4882a593Smuzhiyun /* access register */
34*4882a593Smuzhiyun #define XWAY_STP_AR 0x10
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* software or hardware update select bit */
37*4882a593Smuzhiyun #define XWAY_STP_CON_SWU BIT(31)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* automatic update rates */
40*4882a593Smuzhiyun #define XWAY_STP_2HZ 0
41*4882a593Smuzhiyun #define XWAY_STP_4HZ BIT(23)
42*4882a593Smuzhiyun #define XWAY_STP_8HZ BIT(24)
43*4882a593Smuzhiyun #define XWAY_STP_10HZ (BIT(24) | BIT(23))
44*4882a593Smuzhiyun #define XWAY_STP_SPEED_MASK (BIT(23) | BIT(24) | BIT(25) | BIT(26) | BIT(27))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define XWAY_STP_FPIS_VALUE BIT(21)
47*4882a593Smuzhiyun #define XWAY_STP_FPIS_MASK (BIT(20) | BIT(21))
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* clock source for automatic update */
50*4882a593Smuzhiyun #define XWAY_STP_UPD_FPI BIT(31)
51*4882a593Smuzhiyun #define XWAY_STP_UPD_MASK (BIT(31) | BIT(30))
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* let the adsl core drive the 2 LSBs */
54*4882a593Smuzhiyun #define XWAY_STP_ADSL_SHIFT 24
55*4882a593Smuzhiyun #define XWAY_STP_ADSL_MASK 0x3
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* 2 groups of 3 bits can be driven by the phys */
58*4882a593Smuzhiyun #define XWAY_STP_PHY_MASK 0x7
59*4882a593Smuzhiyun #define XWAY_STP_PHY1_SHIFT 27
60*4882a593Smuzhiyun #define XWAY_STP_PHY2_SHIFT 3
61*4882a593Smuzhiyun #define XWAY_STP_PHY3_SHIFT 6
62*4882a593Smuzhiyun #define XWAY_STP_PHY4_SHIFT 15
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* STP has 3 groups of 8 bits */
65*4882a593Smuzhiyun #define XWAY_STP_GROUP0 BIT(0)
66*4882a593Smuzhiyun #define XWAY_STP_GROUP1 BIT(1)
67*4882a593Smuzhiyun #define XWAY_STP_GROUP2 BIT(2)
68*4882a593Smuzhiyun #define XWAY_STP_GROUP_MASK (0x7)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Edge configuration bits */
71*4882a593Smuzhiyun #define XWAY_STP_FALLING BIT(26)
72*4882a593Smuzhiyun #define XWAY_STP_EDGE_MASK BIT(26)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define xway_stp_r32(m, reg) __raw_readl(m + reg)
75*4882a593Smuzhiyun #define xway_stp_w32(m, val, reg) __raw_writel(val, m + reg)
76*4882a593Smuzhiyun #define xway_stp_w32_mask(m, clear, set, reg) \
77*4882a593Smuzhiyun xway_stp_w32(m, (xway_stp_r32(m, reg) & ~(clear)) | (set), reg)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct xway_stp {
80*4882a593Smuzhiyun struct gpio_chip gc;
81*4882a593Smuzhiyun void __iomem *virt;
82*4882a593Smuzhiyun u32 edge; /* rising or falling edge triggered shift register */
83*4882a593Smuzhiyun u32 shadow; /* shadow the shift registers state */
84*4882a593Smuzhiyun u8 groups; /* we can drive 1-3 groups of 8bit each */
85*4882a593Smuzhiyun u8 dsl; /* the 2 LSBs can be driven by the dsl core */
86*4882a593Smuzhiyun u8 phy1; /* 3 bits can be driven by phy1 */
87*4882a593Smuzhiyun u8 phy2; /* 3 bits can be driven by phy2 */
88*4882a593Smuzhiyun u8 phy3; /* 3 bits can be driven by phy3 */
89*4882a593Smuzhiyun u8 phy4; /* 3 bits can be driven by phy4 */
90*4882a593Smuzhiyun u8 reserved; /* mask out the hw driven bits in gpio_request */
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /**
94*4882a593Smuzhiyun * xway_stp_get() - gpio_chip->get - get gpios.
95*4882a593Smuzhiyun * @gc: Pointer to gpio_chip device structure.
96*4882a593Smuzhiyun * @gpio: GPIO signal number.
97*4882a593Smuzhiyun *
98*4882a593Smuzhiyun * Gets the shadow value.
99*4882a593Smuzhiyun */
xway_stp_get(struct gpio_chip * gc,unsigned int gpio)100*4882a593Smuzhiyun static int xway_stp_get(struct gpio_chip *gc, unsigned int gpio)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct xway_stp *chip = gpiochip_get_data(gc);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return (xway_stp_r32(chip->virt, XWAY_STP_CPU0) & BIT(gpio));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /**
108*4882a593Smuzhiyun * xway_stp_set() - gpio_chip->set - set gpios.
109*4882a593Smuzhiyun * @gc: Pointer to gpio_chip device structure.
110*4882a593Smuzhiyun * @gpio: GPIO signal number.
111*4882a593Smuzhiyun * @val: Value to be written to specified signal.
112*4882a593Smuzhiyun *
113*4882a593Smuzhiyun * Set the shadow value and call ltq_ebu_apply.
114*4882a593Smuzhiyun */
xway_stp_set(struct gpio_chip * gc,unsigned gpio,int val)115*4882a593Smuzhiyun static void xway_stp_set(struct gpio_chip *gc, unsigned gpio, int val)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct xway_stp *chip = gpiochip_get_data(gc);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (val)
120*4882a593Smuzhiyun chip->shadow |= BIT(gpio);
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun chip->shadow &= ~BIT(gpio);
123*4882a593Smuzhiyun xway_stp_w32(chip->virt, chip->shadow, XWAY_STP_CPU0);
124*4882a593Smuzhiyun if (!chip->reserved)
125*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, 0, XWAY_STP_CON_SWU, XWAY_STP_CON0);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * xway_stp_dir_out() - gpio_chip->dir_out - set gpio direction.
130*4882a593Smuzhiyun * @gc: Pointer to gpio_chip device structure.
131*4882a593Smuzhiyun * @gpio: GPIO signal number.
132*4882a593Smuzhiyun * @val: Value to be written to specified signal.
133*4882a593Smuzhiyun *
134*4882a593Smuzhiyun * Same as xway_stp_set, always returns 0.
135*4882a593Smuzhiyun */
xway_stp_dir_out(struct gpio_chip * gc,unsigned gpio,int val)136*4882a593Smuzhiyun static int xway_stp_dir_out(struct gpio_chip *gc, unsigned gpio, int val)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun xway_stp_set(gc, gpio, val);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun * xway_stp_request() - gpio_chip->request
145*4882a593Smuzhiyun * @gc: Pointer to gpio_chip device structure.
146*4882a593Smuzhiyun * @gpio: GPIO signal number.
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * We mask out the HW driven pins
149*4882a593Smuzhiyun */
xway_stp_request(struct gpio_chip * gc,unsigned gpio)150*4882a593Smuzhiyun static int xway_stp_request(struct gpio_chip *gc, unsigned gpio)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct xway_stp *chip = gpiochip_get_data(gc);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if ((gpio < 8) && (chip->reserved & BIT(gpio))) {
155*4882a593Smuzhiyun dev_err(gc->parent, "GPIO %d is driven by hardware\n", gpio);
156*4882a593Smuzhiyun return -ENODEV;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /**
163*4882a593Smuzhiyun * xway_stp_hw_init() - Configure the STP unit and enable the clock gate
164*4882a593Smuzhiyun * @chip: Pointer to the xway_stp chip structure
165*4882a593Smuzhiyun */
xway_stp_hw_init(struct xway_stp * chip)166*4882a593Smuzhiyun static void xway_stp_hw_init(struct xway_stp *chip)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun /* sane defaults */
169*4882a593Smuzhiyun xway_stp_w32(chip->virt, 0, XWAY_STP_AR);
170*4882a593Smuzhiyun xway_stp_w32(chip->virt, 0, XWAY_STP_CPU0);
171*4882a593Smuzhiyun xway_stp_w32(chip->virt, 0, XWAY_STP_CPU1);
172*4882a593Smuzhiyun xway_stp_w32(chip->virt, XWAY_STP_CON_SWU, XWAY_STP_CON0);
173*4882a593Smuzhiyun xway_stp_w32(chip->virt, 0, XWAY_STP_CON1);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* apply edge trigger settings for the shift register */
176*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, XWAY_STP_EDGE_MASK,
177*4882a593Smuzhiyun chip->edge, XWAY_STP_CON0);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* apply led group settings */
180*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, XWAY_STP_GROUP_MASK,
181*4882a593Smuzhiyun chip->groups, XWAY_STP_CON1);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* tell the hardware which pins are controlled by the dsl modem */
184*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt,
185*4882a593Smuzhiyun XWAY_STP_ADSL_MASK << XWAY_STP_ADSL_SHIFT,
186*4882a593Smuzhiyun chip->dsl << XWAY_STP_ADSL_SHIFT,
187*4882a593Smuzhiyun XWAY_STP_CON0);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* tell the hardware which pins are controlled by the phys */
190*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt,
191*4882a593Smuzhiyun XWAY_STP_PHY_MASK << XWAY_STP_PHY1_SHIFT,
192*4882a593Smuzhiyun chip->phy1 << XWAY_STP_PHY1_SHIFT,
193*4882a593Smuzhiyun XWAY_STP_CON0);
194*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt,
195*4882a593Smuzhiyun XWAY_STP_PHY_MASK << XWAY_STP_PHY2_SHIFT,
196*4882a593Smuzhiyun chip->phy2 << XWAY_STP_PHY2_SHIFT,
197*4882a593Smuzhiyun XWAY_STP_CON1);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (of_machine_is_compatible("lantiq,grx390")
200*4882a593Smuzhiyun || of_machine_is_compatible("lantiq,ar10")) {
201*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt,
202*4882a593Smuzhiyun XWAY_STP_PHY_MASK << XWAY_STP_PHY3_SHIFT,
203*4882a593Smuzhiyun chip->phy3 << XWAY_STP_PHY3_SHIFT,
204*4882a593Smuzhiyun XWAY_STP_CON1);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (of_machine_is_compatible("lantiq,grx390")) {
208*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt,
209*4882a593Smuzhiyun XWAY_STP_PHY_MASK << XWAY_STP_PHY4_SHIFT,
210*4882a593Smuzhiyun chip->phy4 << XWAY_STP_PHY4_SHIFT,
211*4882a593Smuzhiyun XWAY_STP_CON1);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* mask out the hw driven bits in gpio_request */
215*4882a593Smuzhiyun chip->reserved = (chip->phy4 << 11) | (chip->phy3 << 8) | (chip->phy2 << 5)
216*4882a593Smuzhiyun | (chip->phy1 << 2) | chip->dsl;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * if we have pins that are driven by hw, we need to tell the stp what
220*4882a593Smuzhiyun * clock to use as a timer.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun if (chip->reserved) {
223*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, XWAY_STP_UPD_MASK,
224*4882a593Smuzhiyun XWAY_STP_UPD_FPI, XWAY_STP_CON1);
225*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, XWAY_STP_SPEED_MASK,
226*4882a593Smuzhiyun XWAY_STP_10HZ, XWAY_STP_CON1);
227*4882a593Smuzhiyun xway_stp_w32_mask(chip->virt, XWAY_STP_FPIS_MASK,
228*4882a593Smuzhiyun XWAY_STP_FPIS_VALUE, XWAY_STP_CON1);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
xway_stp_probe(struct platform_device * pdev)232*4882a593Smuzhiyun static int xway_stp_probe(struct platform_device *pdev)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 shadow, groups, dsl, phy;
235*4882a593Smuzhiyun struct xway_stp *chip;
236*4882a593Smuzhiyun struct clk *clk;
237*4882a593Smuzhiyun int ret = 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
240*4882a593Smuzhiyun if (!chip)
241*4882a593Smuzhiyun return -ENOMEM;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun chip->virt = devm_platform_ioremap_resource(pdev, 0);
244*4882a593Smuzhiyun if (IS_ERR(chip->virt))
245*4882a593Smuzhiyun return PTR_ERR(chip->virt);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun chip->gc.parent = &pdev->dev;
248*4882a593Smuzhiyun chip->gc.label = "stp-xway";
249*4882a593Smuzhiyun chip->gc.direction_output = xway_stp_dir_out;
250*4882a593Smuzhiyun chip->gc.get = xway_stp_get;
251*4882a593Smuzhiyun chip->gc.set = xway_stp_set;
252*4882a593Smuzhiyun chip->gc.request = xway_stp_request;
253*4882a593Smuzhiyun chip->gc.base = -1;
254*4882a593Smuzhiyun chip->gc.owner = THIS_MODULE;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* store the shadow value if one was passed by the devicetree */
257*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,shadow", &shadow))
258*4882a593Smuzhiyun chip->shadow = shadow;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* find out which gpio groups should be enabled */
261*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,groups", &groups))
262*4882a593Smuzhiyun chip->groups = groups & XWAY_STP_GROUP_MASK;
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun chip->groups = XWAY_STP_GROUP0;
265*4882a593Smuzhiyun chip->gc.ngpio = fls(chip->groups) * 8;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* find out which gpios are controlled by the dsl core */
268*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,dsl", &dsl))
269*4882a593Smuzhiyun chip->dsl = dsl & XWAY_STP_ADSL_MASK;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* find out which gpios are controlled by the phys */
272*4882a593Smuzhiyun if (of_machine_is_compatible("lantiq,ar9") ||
273*4882a593Smuzhiyun of_machine_is_compatible("lantiq,gr9") ||
274*4882a593Smuzhiyun of_machine_is_compatible("lantiq,vr9") ||
275*4882a593Smuzhiyun of_machine_is_compatible("lantiq,ar10") ||
276*4882a593Smuzhiyun of_machine_is_compatible("lantiq,grx390")) {
277*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,phy1", &phy))
278*4882a593Smuzhiyun chip->phy1 = phy & XWAY_STP_PHY_MASK;
279*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,phy2", &phy))
280*4882a593Smuzhiyun chip->phy2 = phy & XWAY_STP_PHY_MASK;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (of_machine_is_compatible("lantiq,ar10") ||
284*4882a593Smuzhiyun of_machine_is_compatible("lantiq,grx390")) {
285*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,phy3", &phy))
286*4882a593Smuzhiyun chip->phy3 = phy & XWAY_STP_PHY_MASK;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (of_machine_is_compatible("lantiq,grx390")) {
290*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "lantiq,phy4", &phy))
291*4882a593Smuzhiyun chip->phy4 = phy & XWAY_STP_PHY_MASK;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* check which edge trigger we should use, default to a falling edge */
295*4882a593Smuzhiyun if (!of_find_property(pdev->dev.of_node, "lantiq,rising", NULL))
296*4882a593Smuzhiyun chip->edge = XWAY_STP_FALLING;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
299*4882a593Smuzhiyun if (IS_ERR(clk)) {
300*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clock\n");
301*4882a593Smuzhiyun return PTR_ERR(clk);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
305*4882a593Smuzhiyun if (ret)
306*4882a593Smuzhiyun return ret;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun xway_stp_hw_init(chip);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = devm_gpiochip_add_data(&pdev->dev, &chip->gc, chip);
311*4882a593Smuzhiyun if (ret) {
312*4882a593Smuzhiyun clk_disable_unprepare(clk);
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun dev_info(&pdev->dev, "Init done\n");
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct of_device_id xway_stp_match[] = {
322*4882a593Smuzhiyun { .compatible = "lantiq,gpio-stp-xway" },
323*4882a593Smuzhiyun {},
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xway_stp_match);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct platform_driver xway_stp_driver = {
328*4882a593Smuzhiyun .probe = xway_stp_probe,
329*4882a593Smuzhiyun .driver = {
330*4882a593Smuzhiyun .name = "gpio-stp-xway",
331*4882a593Smuzhiyun .of_match_table = xway_stp_match,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
xway_stp_init(void)335*4882a593Smuzhiyun static int __init xway_stp_init(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun return platform_driver_register(&xway_stp_driver);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun subsys_initcall(xway_stp_init);
341