xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-stmpe.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) ST-Ericsson SA 2010
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/mfd/stmpe.h>
15*4882a593Smuzhiyun #include <linux/seq_file.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * These registers are modified under the irq bus lock and cached to avoid
20*4882a593Smuzhiyun  * unnecessary writes in bus_sync_unlock.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun enum { REG_RE, REG_FE, REG_IE };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun enum { LSB, CSB, MSB };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CACHE_NR_REGS	3
27*4882a593Smuzhiyun /* No variant has more than 24 GPIOs */
28*4882a593Smuzhiyun #define CACHE_NR_BANKS	(24 / 8)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct stmpe_gpio {
31*4882a593Smuzhiyun 	struct gpio_chip chip;
32*4882a593Smuzhiyun 	struct stmpe *stmpe;
33*4882a593Smuzhiyun 	struct device *dev;
34*4882a593Smuzhiyun 	struct mutex irq_lock;
35*4882a593Smuzhiyun 	u32 norequest_mask;
36*4882a593Smuzhiyun 	/* Caches of interrupt control registers for bus_lock */
37*4882a593Smuzhiyun 	u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
38*4882a593Smuzhiyun 	u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
stmpe_gpio_get(struct gpio_chip * chip,unsigned offset)41*4882a593Smuzhiyun static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
44*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
45*4882a593Smuzhiyun 	u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB + (offset / 8)];
46*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
47*4882a593Smuzhiyun 	int ret;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	ret = stmpe_reg_read(stmpe, reg);
50*4882a593Smuzhiyun 	if (ret < 0)
51*4882a593Smuzhiyun 		return ret;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	return !!(ret & mask);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
stmpe_gpio_set(struct gpio_chip * chip,unsigned offset,int val)56*4882a593Smuzhiyun static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
59*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
60*4882a593Smuzhiyun 	int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB;
61*4882a593Smuzhiyun 	u8 reg = stmpe->regs[which + (offset / 8)];
62*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/*
65*4882a593Smuzhiyun 	 * Some variants have single register for gpio set/clear functionality.
66*4882a593Smuzhiyun 	 * For them we need to write 0 to clear and 1 to set.
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 	if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB])
69*4882a593Smuzhiyun 		stmpe_set_bits(stmpe, reg, mask, val ? mask : 0);
70*4882a593Smuzhiyun 	else
71*4882a593Smuzhiyun 		stmpe_reg_write(stmpe, reg, mask);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
stmpe_gpio_get_direction(struct gpio_chip * chip,unsigned offset)74*4882a593Smuzhiyun static int stmpe_gpio_get_direction(struct gpio_chip *chip,
75*4882a593Smuzhiyun 				    unsigned offset)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
78*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
79*4882a593Smuzhiyun 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
80*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
81*4882a593Smuzhiyun 	int ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ret = stmpe_reg_read(stmpe, reg);
84*4882a593Smuzhiyun 	if (ret < 0)
85*4882a593Smuzhiyun 		return ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (ret & mask)
88*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
stmpe_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int val)93*4882a593Smuzhiyun static int stmpe_gpio_direction_output(struct gpio_chip *chip,
94*4882a593Smuzhiyun 					 unsigned offset, int val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
97*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
98*4882a593Smuzhiyun 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB + (offset / 8)];
99*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	stmpe_gpio_set(chip, offset, val);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return stmpe_set_bits(stmpe, reg, mask, mask);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
stmpe_gpio_direction_input(struct gpio_chip * chip,unsigned offset)106*4882a593Smuzhiyun static int stmpe_gpio_direction_input(struct gpio_chip *chip,
107*4882a593Smuzhiyun 					unsigned offset)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
110*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
111*4882a593Smuzhiyun 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB + (offset / 8)];
112*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return stmpe_set_bits(stmpe, reg, mask, 0);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
stmpe_gpio_request(struct gpio_chip * chip,unsigned offset)117*4882a593Smuzhiyun static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
120*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (stmpe_gpio->norequest_mask & BIT(offset))
123*4882a593Smuzhiyun 		return -EINVAL;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return stmpe_set_altfunc(stmpe, BIT(offset), STMPE_BLOCK_GPIO);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct gpio_chip template_chip = {
129*4882a593Smuzhiyun 	.label			= "stmpe",
130*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
131*4882a593Smuzhiyun 	.get_direction		= stmpe_gpio_get_direction,
132*4882a593Smuzhiyun 	.direction_input	= stmpe_gpio_direction_input,
133*4882a593Smuzhiyun 	.get			= stmpe_gpio_get,
134*4882a593Smuzhiyun 	.direction_output	= stmpe_gpio_direction_output,
135*4882a593Smuzhiyun 	.set			= stmpe_gpio_set,
136*4882a593Smuzhiyun 	.request		= stmpe_gpio_request,
137*4882a593Smuzhiyun 	.can_sleep		= true,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
stmpe_gpio_irq_set_type(struct irq_data * d,unsigned int type)140*4882a593Smuzhiyun static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
143*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
144*4882a593Smuzhiyun 	int offset = d->hwirq;
145*4882a593Smuzhiyun 	int regoffset = offset / 8;
146*4882a593Smuzhiyun 	int mask = BIT(offset % 8);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH)
149*4882a593Smuzhiyun 		return -EINVAL;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* STMPE801 and STMPE 1600 don't have RE and FE registers */
152*4882a593Smuzhiyun 	if (stmpe_gpio->stmpe->partnum == STMPE801 ||
153*4882a593Smuzhiyun 	    stmpe_gpio->stmpe->partnum == STMPE1600)
154*4882a593Smuzhiyun 		return 0;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_RISING)
157*4882a593Smuzhiyun 		stmpe_gpio->regs[REG_RE][regoffset] |= mask;
158*4882a593Smuzhiyun 	else
159*4882a593Smuzhiyun 		stmpe_gpio->regs[REG_RE][regoffset] &= ~mask;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
162*4882a593Smuzhiyun 		stmpe_gpio->regs[REG_FE][regoffset] |= mask;
163*4882a593Smuzhiyun 	else
164*4882a593Smuzhiyun 		stmpe_gpio->regs[REG_FE][regoffset] &= ~mask;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
stmpe_gpio_irq_lock(struct irq_data * d)169*4882a593Smuzhiyun static void stmpe_gpio_irq_lock(struct irq_data *d)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
172*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mutex_lock(&stmpe_gpio->irq_lock);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
stmpe_gpio_irq_sync_unlock(struct irq_data * d)177*4882a593Smuzhiyun static void stmpe_gpio_irq_sync_unlock(struct irq_data *d)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
180*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
181*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
182*4882a593Smuzhiyun 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
183*4882a593Smuzhiyun 	static const u8 regmap[CACHE_NR_REGS][CACHE_NR_BANKS] = {
184*4882a593Smuzhiyun 		[REG_RE][LSB] = STMPE_IDX_GPRER_LSB,
185*4882a593Smuzhiyun 		[REG_RE][CSB] = STMPE_IDX_GPRER_CSB,
186*4882a593Smuzhiyun 		[REG_RE][MSB] = STMPE_IDX_GPRER_MSB,
187*4882a593Smuzhiyun 		[REG_FE][LSB] = STMPE_IDX_GPFER_LSB,
188*4882a593Smuzhiyun 		[REG_FE][CSB] = STMPE_IDX_GPFER_CSB,
189*4882a593Smuzhiyun 		[REG_FE][MSB] = STMPE_IDX_GPFER_MSB,
190*4882a593Smuzhiyun 		[REG_IE][LSB] = STMPE_IDX_IEGPIOR_LSB,
191*4882a593Smuzhiyun 		[REG_IE][CSB] = STMPE_IDX_IEGPIOR_CSB,
192*4882a593Smuzhiyun 		[REG_IE][MSB] = STMPE_IDX_IEGPIOR_MSB,
193*4882a593Smuzhiyun 	};
194*4882a593Smuzhiyun 	int i, j;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * STMPE1600: to be able to get IRQ from pins,
198*4882a593Smuzhiyun 	 * a read must be done on GPMR register, or a write in
199*4882a593Smuzhiyun 	 * GPSR or GPCR registers
200*4882a593Smuzhiyun 	 */
201*4882a593Smuzhiyun 	if (stmpe->partnum == STMPE1600) {
202*4882a593Smuzhiyun 		stmpe_reg_read(stmpe, stmpe->regs[STMPE_IDX_GPMR_LSB]);
203*4882a593Smuzhiyun 		stmpe_reg_read(stmpe, stmpe->regs[STMPE_IDX_GPMR_CSB]);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	for (i = 0; i < CACHE_NR_REGS; i++) {
207*4882a593Smuzhiyun 		/* STMPE801 and STMPE1600 don't have RE and FE registers */
208*4882a593Smuzhiyun 		if ((stmpe->partnum == STMPE801 ||
209*4882a593Smuzhiyun 		     stmpe->partnum == STMPE1600) &&
210*4882a593Smuzhiyun 		     (i != REG_IE))
211*4882a593Smuzhiyun 			continue;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		for (j = 0; j < num_banks; j++) {
214*4882a593Smuzhiyun 			u8 old = stmpe_gpio->oldregs[i][j];
215*4882a593Smuzhiyun 			u8 new = stmpe_gpio->regs[i][j];
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 			if (new == old)
218*4882a593Smuzhiyun 				continue;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 			stmpe_gpio->oldregs[i][j] = new;
221*4882a593Smuzhiyun 			stmpe_reg_write(stmpe, stmpe->regs[regmap[i][j]], new);
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	mutex_unlock(&stmpe_gpio->irq_lock);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
stmpe_gpio_irq_mask(struct irq_data * d)228*4882a593Smuzhiyun static void stmpe_gpio_irq_mask(struct irq_data *d)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
231*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
232*4882a593Smuzhiyun 	int offset = d->hwirq;
233*4882a593Smuzhiyun 	int regoffset = offset / 8;
234*4882a593Smuzhiyun 	int mask = BIT(offset % 8);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	stmpe_gpio->regs[REG_IE][regoffset] &= ~mask;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
stmpe_gpio_irq_unmask(struct irq_data * d)239*4882a593Smuzhiyun static void stmpe_gpio_irq_unmask(struct irq_data *d)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
242*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
243*4882a593Smuzhiyun 	int offset = d->hwirq;
244*4882a593Smuzhiyun 	int regoffset = offset / 8;
245*4882a593Smuzhiyun 	int mask = BIT(offset % 8);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	stmpe_gpio->regs[REG_IE][regoffset] |= mask;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
stmpe_dbg_show_one(struct seq_file * s,struct gpio_chip * gc,unsigned offset,unsigned gpio)250*4882a593Smuzhiyun static void stmpe_dbg_show_one(struct seq_file *s,
251*4882a593Smuzhiyun 			       struct gpio_chip *gc,
252*4882a593Smuzhiyun 			       unsigned offset, unsigned gpio)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
255*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
256*4882a593Smuzhiyun 	const char *label = gpiochip_is_requested(gc, offset);
257*4882a593Smuzhiyun 	bool val = !!stmpe_gpio_get(gc, offset);
258*4882a593Smuzhiyun 	u8 bank = offset / 8;
259*4882a593Smuzhiyun 	u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB + bank];
260*4882a593Smuzhiyun 	u8 mask = BIT(offset % 8);
261*4882a593Smuzhiyun 	int ret;
262*4882a593Smuzhiyun 	u8 dir;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	ret = stmpe_reg_read(stmpe, dir_reg);
265*4882a593Smuzhiyun 	if (ret < 0)
266*4882a593Smuzhiyun 		return;
267*4882a593Smuzhiyun 	dir = !!(ret & mask);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (dir) {
270*4882a593Smuzhiyun 		seq_printf(s, " gpio-%-3d (%-20.20s) out %s",
271*4882a593Smuzhiyun 			   gpio, label ?: "(none)",
272*4882a593Smuzhiyun 			   val ? "hi" : "lo");
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		u8 edge_det_reg;
275*4882a593Smuzhiyun 		u8 rise_reg;
276*4882a593Smuzhiyun 		u8 fall_reg;
277*4882a593Smuzhiyun 		u8 irqen_reg;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		static const char * const edge_det_values[] = {
280*4882a593Smuzhiyun 			"edge-inactive",
281*4882a593Smuzhiyun 			"edge-asserted",
282*4882a593Smuzhiyun 			"not-supported"
283*4882a593Smuzhiyun 		};
284*4882a593Smuzhiyun 		static const char * const rise_values[] = {
285*4882a593Smuzhiyun 			"no-rising-edge-detection",
286*4882a593Smuzhiyun 			"rising-edge-detection",
287*4882a593Smuzhiyun 			"not-supported"
288*4882a593Smuzhiyun 		};
289*4882a593Smuzhiyun 		static const char * const fall_values[] = {
290*4882a593Smuzhiyun 			"no-falling-edge-detection",
291*4882a593Smuzhiyun 			"falling-edge-detection",
292*4882a593Smuzhiyun 			"not-supported"
293*4882a593Smuzhiyun 		};
294*4882a593Smuzhiyun 		#define NOT_SUPPORTED_IDX 2
295*4882a593Smuzhiyun 		u8 edge_det = NOT_SUPPORTED_IDX;
296*4882a593Smuzhiyun 		u8 rise = NOT_SUPPORTED_IDX;
297*4882a593Smuzhiyun 		u8 fall = NOT_SUPPORTED_IDX;
298*4882a593Smuzhiyun 		bool irqen;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		switch (stmpe->partnum) {
301*4882a593Smuzhiyun 		case STMPE610:
302*4882a593Smuzhiyun 		case STMPE811:
303*4882a593Smuzhiyun 		case STMPE1601:
304*4882a593Smuzhiyun 		case STMPE2401:
305*4882a593Smuzhiyun 		case STMPE2403:
306*4882a593Smuzhiyun 			edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_LSB + bank];
307*4882a593Smuzhiyun 			ret = stmpe_reg_read(stmpe, edge_det_reg);
308*4882a593Smuzhiyun 			if (ret < 0)
309*4882a593Smuzhiyun 				return;
310*4882a593Smuzhiyun 			edge_det = !!(ret & mask);
311*4882a593Smuzhiyun 			fallthrough;
312*4882a593Smuzhiyun 		case STMPE1801:
313*4882a593Smuzhiyun 			rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB + bank];
314*4882a593Smuzhiyun 			fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB + bank];
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 			ret = stmpe_reg_read(stmpe, rise_reg);
317*4882a593Smuzhiyun 			if (ret < 0)
318*4882a593Smuzhiyun 				return;
319*4882a593Smuzhiyun 			rise = !!(ret & mask);
320*4882a593Smuzhiyun 			ret = stmpe_reg_read(stmpe, fall_reg);
321*4882a593Smuzhiyun 			if (ret < 0)
322*4882a593Smuzhiyun 				return;
323*4882a593Smuzhiyun 			fall = !!(ret & mask);
324*4882a593Smuzhiyun 			fallthrough;
325*4882a593Smuzhiyun 		case STMPE801:
326*4882a593Smuzhiyun 		case STMPE1600:
327*4882a593Smuzhiyun 			irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB + bank];
328*4882a593Smuzhiyun 			break;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		default:
331*4882a593Smuzhiyun 			return;
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		ret = stmpe_reg_read(stmpe, irqen_reg);
335*4882a593Smuzhiyun 		if (ret < 0)
336*4882a593Smuzhiyun 			return;
337*4882a593Smuzhiyun 		irqen = !!(ret & mask);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		seq_printf(s, " gpio-%-3d (%-20.20s) in  %s %13s %13s %25s %25s",
340*4882a593Smuzhiyun 			   gpio, label ?: "(none)",
341*4882a593Smuzhiyun 			   val ? "hi" : "lo",
342*4882a593Smuzhiyun 			   edge_det_values[edge_det],
343*4882a593Smuzhiyun 			   irqen ? "IRQ-enabled" : "IRQ-disabled",
344*4882a593Smuzhiyun 			   rise_values[rise],
345*4882a593Smuzhiyun 			   fall_values[fall]);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
stmpe_dbg_show(struct seq_file * s,struct gpio_chip * gc)349*4882a593Smuzhiyun static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	unsigned i;
352*4882a593Smuzhiyun 	unsigned gpio = gc->base;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (i = 0; i < gc->ngpio; i++, gpio++) {
355*4882a593Smuzhiyun 		stmpe_dbg_show_one(s, gc, i, gpio);
356*4882a593Smuzhiyun 		seq_putc(s, '\n');
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static struct irq_chip stmpe_gpio_irq_chip = {
361*4882a593Smuzhiyun 	.name			= "stmpe-gpio",
362*4882a593Smuzhiyun 	.irq_bus_lock		= stmpe_gpio_irq_lock,
363*4882a593Smuzhiyun 	.irq_bus_sync_unlock	= stmpe_gpio_irq_sync_unlock,
364*4882a593Smuzhiyun 	.irq_mask		= stmpe_gpio_irq_mask,
365*4882a593Smuzhiyun 	.irq_unmask		= stmpe_gpio_irq_unmask,
366*4882a593Smuzhiyun 	.irq_set_type		= stmpe_gpio_irq_set_type,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #define MAX_GPIOS 24
370*4882a593Smuzhiyun 
stmpe_gpio_irq(int irq,void * dev)371*4882a593Smuzhiyun static irqreturn_t stmpe_gpio_irq(int irq, void *dev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = dev;
374*4882a593Smuzhiyun 	struct stmpe *stmpe = stmpe_gpio->stmpe;
375*4882a593Smuzhiyun 	u8 statmsbreg;
376*4882a593Smuzhiyun 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
377*4882a593Smuzhiyun 	u8 status[DIV_ROUND_UP(MAX_GPIOS, 8)];
378*4882a593Smuzhiyun 	int ret;
379*4882a593Smuzhiyun 	int i;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/*
382*4882a593Smuzhiyun 	 * the stmpe_block_read() call below, imposes to set statmsbreg
383*4882a593Smuzhiyun 	 * with the register located at the lowest address. As STMPE1600
384*4882a593Smuzhiyun 	 * variant is the only one which respect registers address's order
385*4882a593Smuzhiyun 	 * (LSB regs located at lowest address than MSB ones) whereas all
386*4882a593Smuzhiyun 	 * the others have a registers layout with MSB located before the
387*4882a593Smuzhiyun 	 * LSB regs.
388*4882a593Smuzhiyun 	 */
389*4882a593Smuzhiyun 	if (stmpe->partnum == STMPE1600)
390*4882a593Smuzhiyun 		statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_LSB];
391*4882a593Smuzhiyun 	else
392*4882a593Smuzhiyun 		statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB];
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status);
395*4882a593Smuzhiyun 	if (ret < 0)
396*4882a593Smuzhiyun 		return IRQ_NONE;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	for (i = 0; i < num_banks; i++) {
399*4882a593Smuzhiyun 		int bank = (stmpe_gpio->stmpe->partnum == STMPE1600) ? i :
400*4882a593Smuzhiyun 			   num_banks - i - 1;
401*4882a593Smuzhiyun 		unsigned int enabled = stmpe_gpio->regs[REG_IE][bank];
402*4882a593Smuzhiyun 		unsigned int stat = status[i];
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		stat &= enabled;
405*4882a593Smuzhiyun 		if (!stat)
406*4882a593Smuzhiyun 			continue;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		while (stat) {
409*4882a593Smuzhiyun 			int bit = __ffs(stat);
410*4882a593Smuzhiyun 			int line = bank * 8 + bit;
411*4882a593Smuzhiyun 			int child_irq = irq_find_mapping(stmpe_gpio->chip.irq.domain,
412*4882a593Smuzhiyun 							 line);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			handle_nested_irq(child_irq);
415*4882a593Smuzhiyun 			stat &= ~BIT(bit);
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		/*
419*4882a593Smuzhiyun 		 * interrupt status register write has no effect on
420*4882a593Smuzhiyun 		 * 801/1801/1600, bits are cleared when read.
421*4882a593Smuzhiyun 		 * Edge detect register is not present on 801/1600/1801
422*4882a593Smuzhiyun 		 */
423*4882a593Smuzhiyun 		if (stmpe->partnum != STMPE801 && stmpe->partnum != STMPE1600 &&
424*4882a593Smuzhiyun 		    stmpe->partnum != STMPE1801) {
425*4882a593Smuzhiyun 			stmpe_reg_write(stmpe, statmsbreg + i, status[i]);
426*4882a593Smuzhiyun 			stmpe_reg_write(stmpe,
427*4882a593Smuzhiyun 					stmpe->regs[STMPE_IDX_GPEDR_MSB] + i,
428*4882a593Smuzhiyun 					status[i]);
429*4882a593Smuzhiyun 		}
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return IRQ_HANDLED;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
stmpe_init_irq_valid_mask(struct gpio_chip * gc,unsigned long * valid_mask,unsigned int ngpios)435*4882a593Smuzhiyun static void stmpe_init_irq_valid_mask(struct gpio_chip *gc,
436*4882a593Smuzhiyun 				      unsigned long *valid_mask,
437*4882a593Smuzhiyun 				      unsigned int ngpios)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
440*4882a593Smuzhiyun 	int i;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (!stmpe_gpio->norequest_mask)
443*4882a593Smuzhiyun 		return;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Forbid unused lines to be mapped as IRQs */
446*4882a593Smuzhiyun 	for (i = 0; i < sizeof(u32); i++) {
447*4882a593Smuzhiyun 		if (stmpe_gpio->norequest_mask & BIT(i))
448*4882a593Smuzhiyun 			clear_bit(i, valid_mask);
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
stmpe_gpio_probe(struct platform_device * pdev)452*4882a593Smuzhiyun static int stmpe_gpio_probe(struct platform_device *pdev)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
455*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
456*4882a593Smuzhiyun 	struct stmpe_gpio *stmpe_gpio;
457*4882a593Smuzhiyun 	int ret, irq;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (stmpe->num_gpios > MAX_GPIOS) {
460*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Need to increase maximum GPIO number\n");
461*4882a593Smuzhiyun 		return -EINVAL;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	stmpe_gpio = kzalloc(sizeof(*stmpe_gpio), GFP_KERNEL);
465*4882a593Smuzhiyun 	if (!stmpe_gpio)
466*4882a593Smuzhiyun 		return -ENOMEM;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	mutex_init(&stmpe_gpio->irq_lock);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	stmpe_gpio->dev = &pdev->dev;
471*4882a593Smuzhiyun 	stmpe_gpio->stmpe = stmpe;
472*4882a593Smuzhiyun 	stmpe_gpio->chip = template_chip;
473*4882a593Smuzhiyun 	stmpe_gpio->chip.ngpio = stmpe->num_gpios;
474*4882a593Smuzhiyun 	stmpe_gpio->chip.parent = &pdev->dev;
475*4882a593Smuzhiyun 	stmpe_gpio->chip.of_node = np;
476*4882a593Smuzhiyun 	stmpe_gpio->chip.base = -1;
477*4882a593Smuzhiyun 	/*
478*4882a593Smuzhiyun 	 * REVISIT: this makes sure the valid mask gets allocated and
479*4882a593Smuzhiyun 	 * filled in when adding the gpio_chip, but the rest of the
480*4882a593Smuzhiyun 	 * gpio_irqchip is still filled in using the old method
481*4882a593Smuzhiyun 	 * in gpiochip_irqchip_add_nested() so clean this up once we
482*4882a593Smuzhiyun 	 * get the gpio_irqchip to initialize while adding the
483*4882a593Smuzhiyun 	 * gpio_chip also for threaded irqchips.
484*4882a593Smuzhiyun 	 */
485*4882a593Smuzhiyun 	stmpe_gpio->chip.irq.init_valid_mask = stmpe_init_irq_valid_mask;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_FS))
488*4882a593Smuzhiyun                 stmpe_gpio->chip.dbg_show = stmpe_dbg_show;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	of_property_read_u32(np, "st,norequest-mask",
491*4882a593Smuzhiyun 			&stmpe_gpio->norequest_mask);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
494*4882a593Smuzhiyun 	if (irq < 0)
495*4882a593Smuzhiyun 		dev_info(&pdev->dev,
496*4882a593Smuzhiyun 			"device configured in no-irq mode: "
497*4882a593Smuzhiyun 			"irqs are not available\n");
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
500*4882a593Smuzhiyun 	if (ret)
501*4882a593Smuzhiyun 		goto out_free;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (irq > 0) {
504*4882a593Smuzhiyun 		struct gpio_irq_chip *girq;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
507*4882a593Smuzhiyun 				stmpe_gpio_irq, IRQF_ONESHOT,
508*4882a593Smuzhiyun 				"stmpe-gpio", stmpe_gpio);
509*4882a593Smuzhiyun 		if (ret) {
510*4882a593Smuzhiyun 			dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
511*4882a593Smuzhiyun 			goto out_disable;
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		girq = &stmpe_gpio->chip.irq;
515*4882a593Smuzhiyun 		girq->chip = &stmpe_gpio_irq_chip;
516*4882a593Smuzhiyun 		/* This will let us handle the parent IRQ in the driver */
517*4882a593Smuzhiyun 		girq->parent_handler = NULL;
518*4882a593Smuzhiyun 		girq->num_parents = 0;
519*4882a593Smuzhiyun 		girq->parents = NULL;
520*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
521*4882a593Smuzhiyun 		girq->handler = handle_simple_irq;
522*4882a593Smuzhiyun 		girq->threaded = true;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio);
526*4882a593Smuzhiyun 	if (ret) {
527*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
528*4882a593Smuzhiyun 		goto out_disable;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	platform_set_drvdata(pdev, stmpe_gpio);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun out_disable:
536*4882a593Smuzhiyun 	stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
537*4882a593Smuzhiyun 	gpiochip_remove(&stmpe_gpio->chip);
538*4882a593Smuzhiyun out_free:
539*4882a593Smuzhiyun 	kfree(stmpe_gpio);
540*4882a593Smuzhiyun 	return ret;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static struct platform_driver stmpe_gpio_driver = {
544*4882a593Smuzhiyun 	.driver = {
545*4882a593Smuzhiyun 		.suppress_bind_attrs	= true,
546*4882a593Smuzhiyun 		.name			= "stmpe-gpio",
547*4882a593Smuzhiyun 	},
548*4882a593Smuzhiyun 	.probe		= stmpe_gpio_probe,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
stmpe_gpio_init(void)551*4882a593Smuzhiyun static int __init stmpe_gpio_init(void)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	return platform_driver_register(&stmpe_gpio_driver);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun subsys_initcall(stmpe_gpio_init);
556