xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-sta2x11.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * STMicroelectronics ConneXt (STA2X11) GPIO driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 ST Microelectronics (Alessandro Rubini)
6*4882a593Smuzhiyun  * Based on gpio-ml-ioh.c, Copyright 2010 OKI Semiconductors Ltd.
7*4882a593Smuzhiyun  * Also based on previous sta2x11 work, Copyright 2011 Wind River Systems, Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/gpio/driver.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/mfd/sta2x11-mfd.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct gsta_regs {
22*4882a593Smuzhiyun 	u32 dat;		/* 0x00 */
23*4882a593Smuzhiyun 	u32 dats;
24*4882a593Smuzhiyun 	u32 datc;
25*4882a593Smuzhiyun 	u32 pdis;
26*4882a593Smuzhiyun 	u32 dir;		/* 0x10 */
27*4882a593Smuzhiyun 	u32 dirs;
28*4882a593Smuzhiyun 	u32 dirc;
29*4882a593Smuzhiyun 	u32 unused_1c;
30*4882a593Smuzhiyun 	u32 afsela;		/* 0x20 */
31*4882a593Smuzhiyun 	u32 unused_24[7];
32*4882a593Smuzhiyun 	u32 rimsc;		/* 0x40 */
33*4882a593Smuzhiyun 	u32 fimsc;
34*4882a593Smuzhiyun 	u32 is;
35*4882a593Smuzhiyun 	u32 ic;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct gsta_gpio {
39*4882a593Smuzhiyun 	spinlock_t			lock;
40*4882a593Smuzhiyun 	struct device			*dev;
41*4882a593Smuzhiyun 	void __iomem			*reg_base;
42*4882a593Smuzhiyun 	struct gsta_regs __iomem	*regs[GSTA_NR_BLOCKS];
43*4882a593Smuzhiyun 	struct gpio_chip		gpio;
44*4882a593Smuzhiyun 	int				irq_base;
45*4882a593Smuzhiyun 	/* FIXME: save the whole config here (AF, ...) */
46*4882a593Smuzhiyun 	unsigned			irq_type[GSTA_NR_GPIO];
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * gpio methods
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun 
gsta_gpio_set(struct gpio_chip * gpio,unsigned nr,int val)53*4882a593Smuzhiyun static void gsta_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct gsta_gpio *chip = gpiochip_get_data(gpio);
56*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
57*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (val)
60*4882a593Smuzhiyun 		writel(bit, &regs->dats);
61*4882a593Smuzhiyun 	else
62*4882a593Smuzhiyun 		writel(bit, &regs->datc);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
gsta_gpio_get(struct gpio_chip * gpio,unsigned nr)65*4882a593Smuzhiyun static int gsta_gpio_get(struct gpio_chip *gpio, unsigned nr)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct gsta_gpio *chip = gpiochip_get_data(gpio);
68*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
69*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return !!(readl(&regs->dat) & bit);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
gsta_gpio_direction_output(struct gpio_chip * gpio,unsigned nr,int val)74*4882a593Smuzhiyun static int gsta_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
75*4882a593Smuzhiyun 				      int val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct gsta_gpio *chip = gpiochip_get_data(gpio);
78*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
79*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	writel(bit, &regs->dirs);
82*4882a593Smuzhiyun 	/* Data register after direction, otherwise pullup/down is selected */
83*4882a593Smuzhiyun 	if (val)
84*4882a593Smuzhiyun 		writel(bit, &regs->dats);
85*4882a593Smuzhiyun 	else
86*4882a593Smuzhiyun 		writel(bit, &regs->datc);
87*4882a593Smuzhiyun 	return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
gsta_gpio_direction_input(struct gpio_chip * gpio,unsigned nr)90*4882a593Smuzhiyun static int gsta_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct gsta_gpio *chip = gpiochip_get_data(gpio);
93*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
94*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	writel(bit, &regs->dirc);
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
gsta_gpio_to_irq(struct gpio_chip * gpio,unsigned offset)100*4882a593Smuzhiyun static int gsta_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct gsta_gpio *chip = gpiochip_get_data(gpio);
103*4882a593Smuzhiyun 	return chip->irq_base + offset;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
gsta_gpio_setup(struct gsta_gpio * chip)106*4882a593Smuzhiyun static void gsta_gpio_setup(struct gsta_gpio *chip) /* called from probe */
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct gpio_chip *gpio = &chip->gpio;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * ARCH_NR_GPIOS is currently 256 and dynamic allocation starts
112*4882a593Smuzhiyun 	 * from the end. However, for compatibility, we need the first
113*4882a593Smuzhiyun 	 * ConneXt device to start from gpio 0: it's the main chipset
114*4882a593Smuzhiyun 	 * on most boards so documents and drivers assume gpio0..gpio127
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	static int gpio_base;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	gpio->label = dev_name(chip->dev);
119*4882a593Smuzhiyun 	gpio->owner = THIS_MODULE;
120*4882a593Smuzhiyun 	gpio->direction_input = gsta_gpio_direction_input;
121*4882a593Smuzhiyun 	gpio->get = gsta_gpio_get;
122*4882a593Smuzhiyun 	gpio->direction_output = gsta_gpio_direction_output;
123*4882a593Smuzhiyun 	gpio->set = gsta_gpio_set;
124*4882a593Smuzhiyun 	gpio->dbg_show = NULL;
125*4882a593Smuzhiyun 	gpio->base = gpio_base;
126*4882a593Smuzhiyun 	gpio->ngpio = GSTA_NR_GPIO;
127*4882a593Smuzhiyun 	gpio->can_sleep = false;
128*4882a593Smuzhiyun 	gpio->to_irq = gsta_gpio_to_irq;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * After the first device, turn to dynamic gpio numbers.
132*4882a593Smuzhiyun 	 * For example, with ARCH_NR_GPIOS = 256 we can fit two cards
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	if (!gpio_base)
135*4882a593Smuzhiyun 		gpio_base = -1;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * Special method: alternate functions and pullup/pulldown. This is only
140*4882a593Smuzhiyun  * invoked on startup to configure gpio's according to platform data.
141*4882a593Smuzhiyun  * FIXME : this functionality shall be managed (and exported to other drivers)
142*4882a593Smuzhiyun  * via the pin control subsystem.
143*4882a593Smuzhiyun  */
gsta_set_config(struct gsta_gpio * chip,int nr,unsigned cfg)144*4882a593Smuzhiyun static void gsta_set_config(struct gsta_gpio *chip, int nr, unsigned cfg)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
147*4882a593Smuzhiyun 	unsigned long flags;
148*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
149*4882a593Smuzhiyun 	u32 val;
150*4882a593Smuzhiyun 	int err = 0;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	pr_info("%s: %p %i %i\n", __func__, chip, nr, cfg);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (cfg == PINMUX_TYPE_NONE)
155*4882a593Smuzhiyun 		return;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Alternate function or not? */
158*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
159*4882a593Smuzhiyun 	val = readl(&regs->afsela);
160*4882a593Smuzhiyun 	if (cfg == PINMUX_TYPE_FUNCTION)
161*4882a593Smuzhiyun 		val |= bit;
162*4882a593Smuzhiyun 	else
163*4882a593Smuzhiyun 		val &= ~bit;
164*4882a593Smuzhiyun 	writel(val | bit, &regs->afsela);
165*4882a593Smuzhiyun 	if (cfg == PINMUX_TYPE_FUNCTION) {
166*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->lock, flags);
167*4882a593Smuzhiyun 		return;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* not alternate function: set details */
171*4882a593Smuzhiyun 	switch (cfg) {
172*4882a593Smuzhiyun 	case PINMUX_TYPE_OUTPUT_LOW:
173*4882a593Smuzhiyun 		writel(bit, &regs->dirs);
174*4882a593Smuzhiyun 		writel(bit, &regs->datc);
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case PINMUX_TYPE_OUTPUT_HIGH:
177*4882a593Smuzhiyun 		writel(bit, &regs->dirs);
178*4882a593Smuzhiyun 		writel(bit, &regs->dats);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case PINMUX_TYPE_INPUT:
181*4882a593Smuzhiyun 		writel(bit, &regs->dirc);
182*4882a593Smuzhiyun 		val = readl(&regs->pdis) | bit;
183*4882a593Smuzhiyun 		writel(val, &regs->pdis);
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	case PINMUX_TYPE_INPUT_PULLUP:
186*4882a593Smuzhiyun 		writel(bit, &regs->dirc);
187*4882a593Smuzhiyun 		val = readl(&regs->pdis) & ~bit;
188*4882a593Smuzhiyun 		writel(val, &regs->pdis);
189*4882a593Smuzhiyun 		writel(bit, &regs->dats);
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	case PINMUX_TYPE_INPUT_PULLDOWN:
192*4882a593Smuzhiyun 		writel(bit, &regs->dirc);
193*4882a593Smuzhiyun 		val = readl(&regs->pdis) & ~bit;
194*4882a593Smuzhiyun 		writel(val, &regs->pdis);
195*4882a593Smuzhiyun 		writel(bit, &regs->datc);
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	default:
198*4882a593Smuzhiyun 		err = 1;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
201*4882a593Smuzhiyun 	if (err)
202*4882a593Smuzhiyun 		pr_err("%s: chip %p, pin %i, cfg %i is invalid\n",
203*4882a593Smuzhiyun 		       __func__, chip, nr, cfg);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * Irq methods
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun 
gsta_irq_disable(struct irq_data * data)210*4882a593Smuzhiyun static void gsta_irq_disable(struct irq_data *data)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
213*4882a593Smuzhiyun 	struct gsta_gpio *chip = gc->private;
214*4882a593Smuzhiyun 	int nr = data->irq - chip->irq_base;
215*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
216*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
217*4882a593Smuzhiyun 	u32 val;
218*4882a593Smuzhiyun 	unsigned long flags;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
221*4882a593Smuzhiyun 	if (chip->irq_type[nr] & IRQ_TYPE_EDGE_RISING) {
222*4882a593Smuzhiyun 		val = readl(&regs->rimsc) & ~bit;
223*4882a593Smuzhiyun 		writel(val, &regs->rimsc);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	if (chip->irq_type[nr] & IRQ_TYPE_EDGE_FALLING) {
226*4882a593Smuzhiyun 		val = readl(&regs->fimsc) & ~bit;
227*4882a593Smuzhiyun 		writel(val, &regs->fimsc);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
230*4882a593Smuzhiyun 	return;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
gsta_irq_enable(struct irq_data * data)233*4882a593Smuzhiyun static void gsta_irq_enable(struct irq_data *data)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
236*4882a593Smuzhiyun 	struct gsta_gpio *chip = gc->private;
237*4882a593Smuzhiyun 	int nr = data->irq - chip->irq_base;
238*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs = chip->regs[nr / GSTA_GPIO_PER_BLOCK];
239*4882a593Smuzhiyun 	u32 bit = BIT(nr % GSTA_GPIO_PER_BLOCK);
240*4882a593Smuzhiyun 	u32 val;
241*4882a593Smuzhiyun 	int type;
242*4882a593Smuzhiyun 	unsigned long flags;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	type = chip->irq_type[nr];
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->lock, flags);
247*4882a593Smuzhiyun 	val = readl(&regs->rimsc);
248*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_RISING)
249*4882a593Smuzhiyun 		writel(val | bit, &regs->rimsc);
250*4882a593Smuzhiyun 	else
251*4882a593Smuzhiyun 		writel(val & ~bit, &regs->rimsc);
252*4882a593Smuzhiyun 	val = readl(&regs->rimsc);
253*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
254*4882a593Smuzhiyun 		writel(val | bit, &regs->fimsc);
255*4882a593Smuzhiyun 	else
256*4882a593Smuzhiyun 		writel(val & ~bit, &regs->fimsc);
257*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->lock, flags);
258*4882a593Smuzhiyun 	return;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
gsta_irq_type(struct irq_data * d,unsigned int type)261*4882a593Smuzhiyun static int gsta_irq_type(struct irq_data *d, unsigned int type)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
264*4882a593Smuzhiyun 	struct gsta_gpio *chip = gc->private;
265*4882a593Smuzhiyun 	int nr = d->irq - chip->irq_base;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* We only support edge interrupts */
268*4882a593Smuzhiyun 	if (!(type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))) {
269*4882a593Smuzhiyun 		pr_debug("%s: unsupported type 0x%x\n", __func__, type);
270*4882a593Smuzhiyun 		return -EINVAL;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	chip->irq_type[nr] = type; /* used for enable/disable */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	gsta_irq_enable(d);
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
gsta_gpio_handler(int irq,void * dev_id)279*4882a593Smuzhiyun static irqreturn_t gsta_gpio_handler(int irq, void *dev_id)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct gsta_gpio *chip = dev_id;
282*4882a593Smuzhiyun 	struct gsta_regs __iomem *regs;
283*4882a593Smuzhiyun 	u32 is;
284*4882a593Smuzhiyun 	int i, nr, base;
285*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	for (i = 0; i < GSTA_NR_BLOCKS; i++) {
288*4882a593Smuzhiyun 		regs = chip->regs[i];
289*4882a593Smuzhiyun 		base = chip->irq_base + i * GSTA_GPIO_PER_BLOCK;
290*4882a593Smuzhiyun 		while ((is = readl(&regs->is))) {
291*4882a593Smuzhiyun 			nr = __ffs(is);
292*4882a593Smuzhiyun 			irq = base + nr;
293*4882a593Smuzhiyun 			generic_handle_irq(irq);
294*4882a593Smuzhiyun 			writel(1 << nr, &regs->ic);
295*4882a593Smuzhiyun 			ret = IRQ_HANDLED;
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 	return ret;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
gsta_alloc_irq_chip(struct gsta_gpio * chip)301*4882a593Smuzhiyun static int gsta_alloc_irq_chip(struct gsta_gpio *chip)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
304*4882a593Smuzhiyun 	struct irq_chip_type *ct;
305*4882a593Smuzhiyun 	int rv;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	gc = devm_irq_alloc_generic_chip(chip->dev, KBUILD_MODNAME, 1,
308*4882a593Smuzhiyun 					 chip->irq_base,
309*4882a593Smuzhiyun 					 chip->reg_base, handle_simple_irq);
310*4882a593Smuzhiyun 	if (!gc)
311*4882a593Smuzhiyun 		return -ENOMEM;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	gc->private = chip;
314*4882a593Smuzhiyun 	ct = gc->chip_types;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ct->chip.irq_set_type = gsta_irq_type;
317*4882a593Smuzhiyun 	ct->chip.irq_disable = gsta_irq_disable;
318*4882a593Smuzhiyun 	ct->chip.irq_enable = gsta_irq_enable;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* FIXME: this makes at most 32 interrupts. Request 0 by now */
321*4882a593Smuzhiyun 	rv = devm_irq_setup_generic_chip(chip->dev, gc,
322*4882a593Smuzhiyun 					 0 /* IRQ_MSK(GSTA_GPIO_PER_BLOCK) */,
323*4882a593Smuzhiyun 					 0, IRQ_NOREQUEST | IRQ_NOPROBE, 0);
324*4882a593Smuzhiyun 	if (rv)
325*4882a593Smuzhiyun 		return rv;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Set up all all 128 interrupts: code from setup_generic_chip */
328*4882a593Smuzhiyun 	{
329*4882a593Smuzhiyun 		struct irq_chip_type *ct = gc->chip_types;
330*4882a593Smuzhiyun 		int i, j;
331*4882a593Smuzhiyun 		for (j = 0; j < GSTA_NR_GPIO; j++) {
332*4882a593Smuzhiyun 			i = chip->irq_base + j;
333*4882a593Smuzhiyun 			irq_set_chip_and_handler(i, &ct->chip, ct->handler);
334*4882a593Smuzhiyun 			irq_set_chip_data(i, gc);
335*4882a593Smuzhiyun 			irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE);
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 		gc->irq_cnt = i - gc->irq_base;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* The platform device used here is instantiated by the MFD device */
gsta_probe(struct platform_device * dev)344*4882a593Smuzhiyun static int gsta_probe(struct platform_device *dev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int i, err;
347*4882a593Smuzhiyun 	struct pci_dev *pdev;
348*4882a593Smuzhiyun 	struct sta2x11_gpio_pdata *gpio_pdata;
349*4882a593Smuzhiyun 	struct gsta_gpio *chip;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	pdev = *(struct pci_dev **)dev_get_platdata(&dev->dev);
352*4882a593Smuzhiyun 	gpio_pdata = dev_get_platdata(&pdev->dev);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (gpio_pdata == NULL)
355*4882a593Smuzhiyun 		dev_err(&dev->dev, "no gpio config\n");
356*4882a593Smuzhiyun 	pr_debug("gpio config: %p\n", gpio_pdata);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	chip = devm_kzalloc(&dev->dev, sizeof(*chip), GFP_KERNEL);
359*4882a593Smuzhiyun 	if (!chip)
360*4882a593Smuzhiyun 		return -ENOMEM;
361*4882a593Smuzhiyun 	chip->dev = &dev->dev;
362*4882a593Smuzhiyun 	chip->reg_base = devm_platform_ioremap_resource(dev, 0);
363*4882a593Smuzhiyun 	if (IS_ERR(chip->reg_base))
364*4882a593Smuzhiyun 		return PTR_ERR(chip->reg_base);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	for (i = 0; i < GSTA_NR_BLOCKS; i++) {
367*4882a593Smuzhiyun 		chip->regs[i] = chip->reg_base + i * 4096;
368*4882a593Smuzhiyun 		/* disable all irqs */
369*4882a593Smuzhiyun 		writel(0, &chip->regs[i]->rimsc);
370*4882a593Smuzhiyun 		writel(0, &chip->regs[i]->fimsc);
371*4882a593Smuzhiyun 		writel(~0, &chip->regs[i]->ic);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 	spin_lock_init(&chip->lock);
374*4882a593Smuzhiyun 	gsta_gpio_setup(chip);
375*4882a593Smuzhiyun 	if (gpio_pdata)
376*4882a593Smuzhiyun 		for (i = 0; i < GSTA_NR_GPIO; i++)
377*4882a593Smuzhiyun 			gsta_set_config(chip, i, gpio_pdata->pinconfig[i]);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* 384 was used in previous code: be compatible for other drivers */
380*4882a593Smuzhiyun 	err = devm_irq_alloc_descs(&dev->dev, -1, 384,
381*4882a593Smuzhiyun 				   GSTA_NR_GPIO, NUMA_NO_NODE);
382*4882a593Smuzhiyun 	if (err < 0) {
383*4882a593Smuzhiyun 		dev_warn(&dev->dev, "sta2x11 gpio: Can't get irq base (%i)\n",
384*4882a593Smuzhiyun 			 -err);
385*4882a593Smuzhiyun 		return err;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	chip->irq_base = err;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	err = gsta_alloc_irq_chip(chip);
390*4882a593Smuzhiyun 	if (err)
391*4882a593Smuzhiyun 		return err;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	err = devm_request_irq(&dev->dev, pdev->irq, gsta_gpio_handler,
394*4882a593Smuzhiyun 			       IRQF_SHARED, KBUILD_MODNAME, chip);
395*4882a593Smuzhiyun 	if (err < 0) {
396*4882a593Smuzhiyun 		dev_err(&dev->dev, "sta2x11 gpio: Can't request irq (%i)\n",
397*4882a593Smuzhiyun 			-err);
398*4882a593Smuzhiyun 		return err;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	err = devm_gpiochip_add_data(&dev->dev, &chip->gpio, chip);
402*4882a593Smuzhiyun 	if (err < 0) {
403*4882a593Smuzhiyun 		dev_err(&dev->dev, "sta2x11 gpio: Can't register (%i)\n",
404*4882a593Smuzhiyun 			-err);
405*4882a593Smuzhiyun 		return err;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	platform_set_drvdata(dev, chip);
409*4882a593Smuzhiyun 	return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static struct platform_driver sta2x11_gpio_platform_driver = {
413*4882a593Smuzhiyun 	.driver = {
414*4882a593Smuzhiyun 		.name	= "sta2x11-gpio",
415*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun 	.probe = gsta_probe,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun builtin_platform_driver(sta2x11_gpio_platform_driver);
420