1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Spreadtrum Communications Inc.
4*4882a593Smuzhiyun * Copyright (C) 2018 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/gpio/driver.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* GPIO registers definition */
16*4882a593Smuzhiyun #define SPRD_GPIO_DATA 0x0
17*4882a593Smuzhiyun #define SPRD_GPIO_DMSK 0x4
18*4882a593Smuzhiyun #define SPRD_GPIO_DIR 0x8
19*4882a593Smuzhiyun #define SPRD_GPIO_IS 0xc
20*4882a593Smuzhiyun #define SPRD_GPIO_IBE 0x10
21*4882a593Smuzhiyun #define SPRD_GPIO_IEV 0x14
22*4882a593Smuzhiyun #define SPRD_GPIO_IE 0x18
23*4882a593Smuzhiyun #define SPRD_GPIO_RIS 0x1c
24*4882a593Smuzhiyun #define SPRD_GPIO_MIS 0x20
25*4882a593Smuzhiyun #define SPRD_GPIO_IC 0x24
26*4882a593Smuzhiyun #define SPRD_GPIO_INEN 0x28
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* We have 16 banks GPIOs and each bank contain 16 GPIOs */
29*4882a593Smuzhiyun #define SPRD_GPIO_BANK_NR 16
30*4882a593Smuzhiyun #define SPRD_GPIO_NR 256
31*4882a593Smuzhiyun #define SPRD_GPIO_BANK_SIZE 0x80
32*4882a593Smuzhiyun #define SPRD_GPIO_BANK_MASK GENMASK(15, 0)
33*4882a593Smuzhiyun #define SPRD_GPIO_BIT(x) ((x) & (SPRD_GPIO_BANK_NR - 1))
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct sprd_gpio {
36*4882a593Smuzhiyun struct gpio_chip chip;
37*4882a593Smuzhiyun void __iomem *base;
38*4882a593Smuzhiyun spinlock_t lock;
39*4882a593Smuzhiyun int irq;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
sprd_gpio_bank_base(struct sprd_gpio * sprd_gpio,unsigned int bank)42*4882a593Smuzhiyun static inline void __iomem *sprd_gpio_bank_base(struct sprd_gpio *sprd_gpio,
43*4882a593Smuzhiyun unsigned int bank)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return sprd_gpio->base + SPRD_GPIO_BANK_SIZE * bank;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
sprd_gpio_update(struct gpio_chip * chip,unsigned int offset,u16 reg,int val)48*4882a593Smuzhiyun static void sprd_gpio_update(struct gpio_chip *chip, unsigned int offset,
49*4882a593Smuzhiyun u16 reg, int val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip);
52*4882a593Smuzhiyun void __iomem *base = sprd_gpio_bank_base(sprd_gpio,
53*4882a593Smuzhiyun offset / SPRD_GPIO_BANK_NR);
54*4882a593Smuzhiyun unsigned long flags;
55*4882a593Smuzhiyun u32 tmp;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun spin_lock_irqsave(&sprd_gpio->lock, flags);
58*4882a593Smuzhiyun tmp = readl_relaxed(base + reg);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (val)
61*4882a593Smuzhiyun tmp |= BIT(SPRD_GPIO_BIT(offset));
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun tmp &= ~BIT(SPRD_GPIO_BIT(offset));
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun writel_relaxed(tmp, base + reg);
66*4882a593Smuzhiyun spin_unlock_irqrestore(&sprd_gpio->lock, flags);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
sprd_gpio_read(struct gpio_chip * chip,unsigned int offset,u16 reg)69*4882a593Smuzhiyun static int sprd_gpio_read(struct gpio_chip *chip, unsigned int offset, u16 reg)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip);
72*4882a593Smuzhiyun void __iomem *base = sprd_gpio_bank_base(sprd_gpio,
73*4882a593Smuzhiyun offset / SPRD_GPIO_BANK_NR);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return !!(readl_relaxed(base + reg) & BIT(SPRD_GPIO_BIT(offset)));
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
sprd_gpio_request(struct gpio_chip * chip,unsigned int offset)78*4882a593Smuzhiyun static int sprd_gpio_request(struct gpio_chip *chip, unsigned int offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DMSK, 1);
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
sprd_gpio_free(struct gpio_chip * chip,unsigned int offset)84*4882a593Smuzhiyun static void sprd_gpio_free(struct gpio_chip *chip, unsigned int offset)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DMSK, 0);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
sprd_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)89*4882a593Smuzhiyun static int sprd_gpio_direction_input(struct gpio_chip *chip,
90*4882a593Smuzhiyun unsigned int offset)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DIR, 0);
93*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_INEN, 1);
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
sprd_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)97*4882a593Smuzhiyun static int sprd_gpio_direction_output(struct gpio_chip *chip,
98*4882a593Smuzhiyun unsigned int offset, int value)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DIR, 1);
101*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_INEN, 0);
102*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DATA, value);
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
sprd_gpio_get(struct gpio_chip * chip,unsigned int offset)106*4882a593Smuzhiyun static int sprd_gpio_get(struct gpio_chip *chip, unsigned int offset)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return sprd_gpio_read(chip, offset, SPRD_GPIO_DATA);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
sprd_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)111*4882a593Smuzhiyun static void sprd_gpio_set(struct gpio_chip *chip, unsigned int offset,
112*4882a593Smuzhiyun int value)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_DATA, value);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
sprd_gpio_irq_mask(struct irq_data * data)117*4882a593Smuzhiyun static void sprd_gpio_irq_mask(struct irq_data *data)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
120*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IE, 0);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
sprd_gpio_irq_ack(struct irq_data * data)125*4882a593Smuzhiyun static void sprd_gpio_irq_ack(struct irq_data *data)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
128*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
sprd_gpio_irq_unmask(struct irq_data * data)133*4882a593Smuzhiyun static void sprd_gpio_irq_unmask(struct irq_data *data)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
136*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IE, 1);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
sprd_gpio_irq_set_type(struct irq_data * data,unsigned int flow_type)141*4882a593Smuzhiyun static int sprd_gpio_irq_set_type(struct irq_data *data,
142*4882a593Smuzhiyun unsigned int flow_type)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
145*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun switch (flow_type) {
148*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
149*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0);
150*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0);
151*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 1);
152*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1);
153*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
156*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0);
157*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0);
158*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 0);
159*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1);
160*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
163*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0);
164*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 1);
165*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1);
166*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
169*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 1);
170*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0);
171*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 1);
172*4882a593Smuzhiyun irq_set_handler_locked(data, handle_level_irq);
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
175*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 1);
176*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0);
177*4882a593Smuzhiyun sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 0);
178*4882a593Smuzhiyun irq_set_handler_locked(data, handle_level_irq);
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun default:
181*4882a593Smuzhiyun return -EINVAL;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
sprd_gpio_irq_handler(struct irq_desc * desc)187*4882a593Smuzhiyun static void sprd_gpio_irq_handler(struct irq_desc *desc)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct gpio_chip *chip = irq_desc_get_handler_data(desc);
190*4882a593Smuzhiyun struct irq_chip *ic = irq_desc_get_chip(desc);
191*4882a593Smuzhiyun struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip);
192*4882a593Smuzhiyun u32 bank, n, girq;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun chained_irq_enter(ic, desc);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun for (bank = 0; bank * SPRD_GPIO_BANK_NR < chip->ngpio; bank++) {
197*4882a593Smuzhiyun void __iomem *base = sprd_gpio_bank_base(sprd_gpio, bank);
198*4882a593Smuzhiyun unsigned long reg = readl_relaxed(base + SPRD_GPIO_MIS) &
199*4882a593Smuzhiyun SPRD_GPIO_BANK_MASK;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun for_each_set_bit(n, ®, SPRD_GPIO_BANK_NR) {
202*4882a593Smuzhiyun girq = irq_find_mapping(chip->irq.domain,
203*4882a593Smuzhiyun bank * SPRD_GPIO_BANK_NR + n);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun generic_handle_irq(girq);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun chained_irq_exit(ic, desc);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct irq_chip sprd_gpio_irqchip = {
213*4882a593Smuzhiyun .name = "sprd-gpio",
214*4882a593Smuzhiyun .irq_ack = sprd_gpio_irq_ack,
215*4882a593Smuzhiyun .irq_mask = sprd_gpio_irq_mask,
216*4882a593Smuzhiyun .irq_unmask = sprd_gpio_irq_unmask,
217*4882a593Smuzhiyun .irq_set_type = sprd_gpio_irq_set_type,
218*4882a593Smuzhiyun .flags = IRQCHIP_SKIP_SET_WAKE,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
sprd_gpio_probe(struct platform_device * pdev)221*4882a593Smuzhiyun static int sprd_gpio_probe(struct platform_device *pdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct gpio_irq_chip *irq;
224*4882a593Smuzhiyun struct sprd_gpio *sprd_gpio;
225*4882a593Smuzhiyun int ret;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun sprd_gpio = devm_kzalloc(&pdev->dev, sizeof(*sprd_gpio), GFP_KERNEL);
228*4882a593Smuzhiyun if (!sprd_gpio)
229*4882a593Smuzhiyun return -ENOMEM;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun sprd_gpio->irq = platform_get_irq(pdev, 0);
232*4882a593Smuzhiyun if (sprd_gpio->irq < 0)
233*4882a593Smuzhiyun return sprd_gpio->irq;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun sprd_gpio->base = devm_platform_ioremap_resource(pdev, 0);
236*4882a593Smuzhiyun if (IS_ERR(sprd_gpio->base))
237*4882a593Smuzhiyun return PTR_ERR(sprd_gpio->base);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun spin_lock_init(&sprd_gpio->lock);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun sprd_gpio->chip.label = dev_name(&pdev->dev);
242*4882a593Smuzhiyun sprd_gpio->chip.ngpio = SPRD_GPIO_NR;
243*4882a593Smuzhiyun sprd_gpio->chip.base = -1;
244*4882a593Smuzhiyun sprd_gpio->chip.parent = &pdev->dev;
245*4882a593Smuzhiyun sprd_gpio->chip.of_node = pdev->dev.of_node;
246*4882a593Smuzhiyun sprd_gpio->chip.request = sprd_gpio_request;
247*4882a593Smuzhiyun sprd_gpio->chip.free = sprd_gpio_free;
248*4882a593Smuzhiyun sprd_gpio->chip.get = sprd_gpio_get;
249*4882a593Smuzhiyun sprd_gpio->chip.set = sprd_gpio_set;
250*4882a593Smuzhiyun sprd_gpio->chip.direction_input = sprd_gpio_direction_input;
251*4882a593Smuzhiyun sprd_gpio->chip.direction_output = sprd_gpio_direction_output;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun irq = &sprd_gpio->chip.irq;
254*4882a593Smuzhiyun irq->chip = &sprd_gpio_irqchip;
255*4882a593Smuzhiyun irq->handler = handle_bad_irq;
256*4882a593Smuzhiyun irq->default_type = IRQ_TYPE_NONE;
257*4882a593Smuzhiyun irq->parent_handler = sprd_gpio_irq_handler;
258*4882a593Smuzhiyun irq->parent_handler_data = sprd_gpio;
259*4882a593Smuzhiyun irq->num_parents = 1;
260*4882a593Smuzhiyun irq->parents = &sprd_gpio->irq;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = devm_gpiochip_add_data(&pdev->dev, &sprd_gpio->chip, sprd_gpio);
263*4882a593Smuzhiyun if (ret < 0) {
264*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register gpiochip %d\n", ret);
265*4882a593Smuzhiyun return ret;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun platform_set_drvdata(pdev, sprd_gpio);
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct of_device_id sprd_gpio_of_match[] = {
273*4882a593Smuzhiyun { .compatible = "sprd,sc9860-gpio", },
274*4882a593Smuzhiyun { /* end of list */ }
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_gpio_of_match);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static struct platform_driver sprd_gpio_driver = {
279*4882a593Smuzhiyun .probe = sprd_gpio_probe,
280*4882a593Smuzhiyun .driver = {
281*4882a593Smuzhiyun .name = "sprd-gpio",
282*4882a593Smuzhiyun .of_match_table = sprd_gpio_of_match,
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun module_platform_driver_probe(sprd_gpio_driver, sprd_gpio_probe);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum GPIO driver");
289*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
290