xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-sch.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO interface for Intel Poulsbo SCH
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (c) 2010 CompuLab Ltd
6*4882a593Smuzhiyun  *  Author: Denis Turischev <denis@compulab.co.il>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/pci_ids.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define GEN	0x00
19*4882a593Smuzhiyun #define GIO	0x04
20*4882a593Smuzhiyun #define GLV	0x08
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct sch_gpio {
23*4882a593Smuzhiyun 	struct gpio_chip chip;
24*4882a593Smuzhiyun 	spinlock_t lock;
25*4882a593Smuzhiyun 	unsigned short iobase;
26*4882a593Smuzhiyun 	unsigned short resume_base;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
sch_gpio_offset(struct sch_gpio * sch,unsigned int gpio,unsigned int reg)29*4882a593Smuzhiyun static unsigned int sch_gpio_offset(struct sch_gpio *sch, unsigned int gpio,
30*4882a593Smuzhiyun 				unsigned int reg)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	unsigned int base = 0;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (gpio >= sch->resume_base) {
35*4882a593Smuzhiyun 		gpio -= sch->resume_base;
36*4882a593Smuzhiyun 		base += 0x20;
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return base + reg + gpio / 8;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
sch_gpio_bit(struct sch_gpio * sch,unsigned int gpio)42*4882a593Smuzhiyun static unsigned int sch_gpio_bit(struct sch_gpio *sch, unsigned int gpio)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	if (gpio >= sch->resume_base)
45*4882a593Smuzhiyun 		gpio -= sch->resume_base;
46*4882a593Smuzhiyun 	return gpio % 8;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
sch_gpio_reg_get(struct sch_gpio * sch,unsigned int gpio,unsigned int reg)49*4882a593Smuzhiyun static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned int gpio, unsigned int reg)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	unsigned short offset, bit;
52*4882a593Smuzhiyun 	u8 reg_val;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	offset = sch_gpio_offset(sch, gpio, reg);
55*4882a593Smuzhiyun 	bit = sch_gpio_bit(sch, gpio);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return reg_val;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
sch_gpio_reg_set(struct sch_gpio * sch,unsigned int gpio,unsigned int reg,int val)62*4882a593Smuzhiyun static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned int gpio, unsigned int reg,
63*4882a593Smuzhiyun 			     int val)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	unsigned short offset, bit;
66*4882a593Smuzhiyun 	u8 reg_val;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	offset = sch_gpio_offset(sch, gpio, reg);
69*4882a593Smuzhiyun 	bit = sch_gpio_bit(sch, gpio);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	reg_val = inb(sch->iobase + offset);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (val)
74*4882a593Smuzhiyun 		outb(reg_val | BIT(bit), sch->iobase + offset);
75*4882a593Smuzhiyun 	else
76*4882a593Smuzhiyun 		outb((reg_val & ~BIT(bit)), sch->iobase + offset);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
sch_gpio_direction_in(struct gpio_chip * gc,unsigned int gpio_num)79*4882a593Smuzhiyun static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned int gpio_num)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct sch_gpio *sch = gpiochip_get_data(gc);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	spin_lock(&sch->lock);
84*4882a593Smuzhiyun 	sch_gpio_reg_set(sch, gpio_num, GIO, 1);
85*4882a593Smuzhiyun 	spin_unlock(&sch->lock);
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
sch_gpio_get(struct gpio_chip * gc,unsigned int gpio_num)89*4882a593Smuzhiyun static int sch_gpio_get(struct gpio_chip *gc, unsigned int gpio_num)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct sch_gpio *sch = gpiochip_get_data(gc);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return sch_gpio_reg_get(sch, gpio_num, GLV);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
sch_gpio_set(struct gpio_chip * gc,unsigned int gpio_num,int val)96*4882a593Smuzhiyun static void sch_gpio_set(struct gpio_chip *gc, unsigned int gpio_num, int val)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct sch_gpio *sch = gpiochip_get_data(gc);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	spin_lock(&sch->lock);
101*4882a593Smuzhiyun 	sch_gpio_reg_set(sch, gpio_num, GLV, val);
102*4882a593Smuzhiyun 	spin_unlock(&sch->lock);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
sch_gpio_direction_out(struct gpio_chip * gc,unsigned int gpio_num,int val)105*4882a593Smuzhiyun static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned int gpio_num,
106*4882a593Smuzhiyun 				  int val)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct sch_gpio *sch = gpiochip_get_data(gc);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	spin_lock(&sch->lock);
111*4882a593Smuzhiyun 	sch_gpio_reg_set(sch, gpio_num, GIO, 0);
112*4882a593Smuzhiyun 	spin_unlock(&sch->lock);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * according to the datasheet, writing to the level register has no
116*4882a593Smuzhiyun 	 * effect when GPIO is programmed as input.
117*4882a593Smuzhiyun 	 * Actually the the level register is read-only when configured as input.
118*4882a593Smuzhiyun 	 * Thus presetting the output level before switching to output is _NOT_ possible.
119*4882a593Smuzhiyun 	 * Hence we set the level after configuring the GPIO as output.
120*4882a593Smuzhiyun 	 * But we cannot prevent a short low pulse if direction is set to high
121*4882a593Smuzhiyun 	 * and an external pull-up is connected.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	sch_gpio_set(gc, gpio_num, val);
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
sch_gpio_get_direction(struct gpio_chip * gc,unsigned int gpio_num)127*4882a593Smuzhiyun static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned int gpio_num)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct sch_gpio *sch = gpiochip_get_data(gc);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (sch_gpio_reg_get(sch, gpio_num, GIO))
132*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static const struct gpio_chip sch_gpio_chip = {
138*4882a593Smuzhiyun 	.label			= "sch_gpio",
139*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
140*4882a593Smuzhiyun 	.direction_input	= sch_gpio_direction_in,
141*4882a593Smuzhiyun 	.get			= sch_gpio_get,
142*4882a593Smuzhiyun 	.direction_output	= sch_gpio_direction_out,
143*4882a593Smuzhiyun 	.set			= sch_gpio_set,
144*4882a593Smuzhiyun 	.get_direction		= sch_gpio_get_direction,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
sch_gpio_probe(struct platform_device * pdev)147*4882a593Smuzhiyun static int sch_gpio_probe(struct platform_device *pdev)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct sch_gpio *sch;
150*4882a593Smuzhiyun 	struct resource *res;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
153*4882a593Smuzhiyun 	if (!sch)
154*4882a593Smuzhiyun 		return -ENOMEM;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
157*4882a593Smuzhiyun 	if (!res)
158*4882a593Smuzhiyun 		return -EBUSY;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
161*4882a593Smuzhiyun 				 pdev->name))
162*4882a593Smuzhiyun 		return -EBUSY;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	spin_lock_init(&sch->lock);
165*4882a593Smuzhiyun 	sch->iobase = res->start;
166*4882a593Smuzhiyun 	sch->chip = sch_gpio_chip;
167*4882a593Smuzhiyun 	sch->chip.label = dev_name(&pdev->dev);
168*4882a593Smuzhiyun 	sch->chip.parent = &pdev->dev;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	switch (pdev->id) {
171*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_SCH_LPC:
172*4882a593Smuzhiyun 		sch->resume_base = 10;
173*4882a593Smuzhiyun 		sch->chip.ngpio = 14;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		/*
176*4882a593Smuzhiyun 		 * GPIO[6:0] enabled by default
177*4882a593Smuzhiyun 		 * GPIO7 is configured by the CMC as SLPIOVR
178*4882a593Smuzhiyun 		 * Enable GPIO[9:8] core powered gpios explicitly
179*4882a593Smuzhiyun 		 */
180*4882a593Smuzhiyun 		sch_gpio_reg_set(sch, 8, GEN, 1);
181*4882a593Smuzhiyun 		sch_gpio_reg_set(sch, 9, GEN, 1);
182*4882a593Smuzhiyun 		/*
183*4882a593Smuzhiyun 		 * SUS_GPIO[2:0] enabled by default
184*4882a593Smuzhiyun 		 * Enable SUS_GPIO3 resume powered gpio explicitly
185*4882a593Smuzhiyun 		 */
186*4882a593Smuzhiyun 		sch_gpio_reg_set(sch, 13, GEN, 1);
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_ITC_LPC:
190*4882a593Smuzhiyun 		sch->resume_base = 5;
191*4882a593Smuzhiyun 		sch->chip.ngpio = 14;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
195*4882a593Smuzhiyun 		sch->resume_base = 21;
196*4882a593Smuzhiyun 		sch->chip.ngpio = 30;
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
200*4882a593Smuzhiyun 		sch->resume_base = 2;
201*4882a593Smuzhiyun 		sch->chip.ngpio = 8;
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	default:
205*4882a593Smuzhiyun 		return -ENODEV;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sch);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static struct platform_driver sch_gpio_driver = {
214*4882a593Smuzhiyun 	.driver = {
215*4882a593Smuzhiyun 		.name = "sch_gpio",
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	.probe		= sch_gpio_probe,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun module_platform_driver(sch_gpio_driver);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
223*4882a593Smuzhiyun MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
224*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
225*4882a593Smuzhiyun MODULE_ALIAS("platform:sch_gpio");
226