xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-sa1100.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-sa1100/gpio.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Generic SA-1100 GPIO handling
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/gpio/driver.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/syscore_ops.h>
12*4882a593Smuzhiyun #include <soc/sa1100/pwer.h>
13*4882a593Smuzhiyun #include <mach/hardware.h>
14*4882a593Smuzhiyun #include <mach/irqs.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun struct sa1100_gpio_chip {
17*4882a593Smuzhiyun 	struct gpio_chip chip;
18*4882a593Smuzhiyun 	void __iomem *membase;
19*4882a593Smuzhiyun 	int irqbase;
20*4882a593Smuzhiyun 	u32 irqmask;
21*4882a593Smuzhiyun 	u32 irqrising;
22*4882a593Smuzhiyun 	u32 irqfalling;
23*4882a593Smuzhiyun 	u32 irqwake;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define sa1100_gpio_chip(x) container_of(x, struct sa1100_gpio_chip, chip)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	R_GPLR = 0x00,
30*4882a593Smuzhiyun 	R_GPDR = 0x04,
31*4882a593Smuzhiyun 	R_GPSR = 0x08,
32*4882a593Smuzhiyun 	R_GPCR = 0x0c,
33*4882a593Smuzhiyun 	R_GRER = 0x10,
34*4882a593Smuzhiyun 	R_GFER = 0x14,
35*4882a593Smuzhiyun 	R_GEDR = 0x18,
36*4882a593Smuzhiyun 	R_GAFR = 0x1c,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
sa1100_gpio_get(struct gpio_chip * chip,unsigned offset)39*4882a593Smuzhiyun static int sa1100_gpio_get(struct gpio_chip *chip, unsigned offset)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	return readl_relaxed(sa1100_gpio_chip(chip)->membase + R_GPLR) &
42*4882a593Smuzhiyun 		BIT(offset);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
sa1100_gpio_set(struct gpio_chip * chip,unsigned offset,int value)45*4882a593Smuzhiyun static void sa1100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	int reg = value ? R_GPSR : R_GPCR;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	writel_relaxed(BIT(offset), sa1100_gpio_chip(chip)->membase + reg);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
sa1100_get_direction(struct gpio_chip * chip,unsigned offset)52*4882a593Smuzhiyun static int sa1100_get_direction(struct gpio_chip *chip, unsigned offset)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (readl_relaxed(gpdr) & BIT(offset))
57*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
sa1100_direction_input(struct gpio_chip * chip,unsigned offset)62*4882a593Smuzhiyun static int sa1100_direction_input(struct gpio_chip *chip, unsigned offset)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
65*4882a593Smuzhiyun 	unsigned long flags;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	local_irq_save(flags);
68*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(gpdr) & ~BIT(offset), gpdr);
69*4882a593Smuzhiyun 	local_irq_restore(flags);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
sa1100_direction_output(struct gpio_chip * chip,unsigned offset,int value)74*4882a593Smuzhiyun static int sa1100_direction_output(struct gpio_chip *chip, unsigned offset, int value)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
77*4882a593Smuzhiyun 	unsigned long flags;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	local_irq_save(flags);
80*4882a593Smuzhiyun 	sa1100_gpio_set(chip, offset, value);
81*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(gpdr) | BIT(offset), gpdr);
82*4882a593Smuzhiyun 	local_irq_restore(flags);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
sa1100_to_irq(struct gpio_chip * chip,unsigned offset)87*4882a593Smuzhiyun static int sa1100_to_irq(struct gpio_chip *chip, unsigned offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	return sa1100_gpio_chip(chip)->irqbase + offset;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct sa1100_gpio_chip sa1100_gpio_chip = {
93*4882a593Smuzhiyun 	.chip = {
94*4882a593Smuzhiyun 		.label			= "gpio",
95*4882a593Smuzhiyun 		.get_direction		= sa1100_get_direction,
96*4882a593Smuzhiyun 		.direction_input	= sa1100_direction_input,
97*4882a593Smuzhiyun 		.direction_output	= sa1100_direction_output,
98*4882a593Smuzhiyun 		.set			= sa1100_gpio_set,
99*4882a593Smuzhiyun 		.get			= sa1100_gpio_get,
100*4882a593Smuzhiyun 		.to_irq			= sa1100_to_irq,
101*4882a593Smuzhiyun 		.base			= 0,
102*4882a593Smuzhiyun 		.ngpio			= GPIO_MAX + 1,
103*4882a593Smuzhiyun 	},
104*4882a593Smuzhiyun 	.membase = (void *)&GPLR,
105*4882a593Smuzhiyun 	.irqbase = IRQ_GPIO0,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * SA1100 GPIO edge detection for IRQs:
110*4882a593Smuzhiyun  * IRQs are generated on Falling-Edge, Rising-Edge, or both.
111*4882a593Smuzhiyun  * Use this instead of directly setting GRER/GFER.
112*4882a593Smuzhiyun  */
sa1100_update_edge_regs(struct sa1100_gpio_chip * sgc)113*4882a593Smuzhiyun static void sa1100_update_edge_regs(struct sa1100_gpio_chip *sgc)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	void *base = sgc->membase;
116*4882a593Smuzhiyun 	u32 grer, gfer;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	grer = sgc->irqrising & sgc->irqmask;
119*4882a593Smuzhiyun 	gfer = sgc->irqfalling & sgc->irqmask;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	writel_relaxed(grer, base + R_GRER);
122*4882a593Smuzhiyun 	writel_relaxed(gfer, base + R_GFER);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
sa1100_gpio_type(struct irq_data * d,unsigned int type)125*4882a593Smuzhiyun static int sa1100_gpio_type(struct irq_data *d, unsigned int type)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
128*4882a593Smuzhiyun 	unsigned int mask = BIT(d->hwirq);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (type == IRQ_TYPE_PROBE) {
131*4882a593Smuzhiyun 		if ((sgc->irqrising | sgc->irqfalling) & mask)
132*4882a593Smuzhiyun 			return 0;
133*4882a593Smuzhiyun 		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_RISING)
137*4882a593Smuzhiyun 		sgc->irqrising |= mask;
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		sgc->irqrising &= ~mask;
140*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
141*4882a593Smuzhiyun 		sgc->irqfalling |= mask;
142*4882a593Smuzhiyun 	else
143*4882a593Smuzhiyun 		sgc->irqfalling &= ~mask;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	sa1100_update_edge_regs(sgc);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * GPIO IRQs must be acknowledged.
152*4882a593Smuzhiyun  */
sa1100_gpio_ack(struct irq_data * d)153*4882a593Smuzhiyun static void sa1100_gpio_ack(struct irq_data *d)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	writel_relaxed(BIT(d->hwirq), sgc->membase + R_GEDR);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
sa1100_gpio_mask(struct irq_data * d)160*4882a593Smuzhiyun static void sa1100_gpio_mask(struct irq_data *d)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
163*4882a593Smuzhiyun 	unsigned int mask = BIT(d->hwirq);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	sgc->irqmask &= ~mask;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	sa1100_update_edge_regs(sgc);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
sa1100_gpio_unmask(struct irq_data * d)170*4882a593Smuzhiyun static void sa1100_gpio_unmask(struct irq_data *d)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
173*4882a593Smuzhiyun 	unsigned int mask = BIT(d->hwirq);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	sgc->irqmask |= mask;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	sa1100_update_edge_regs(sgc);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
sa1100_gpio_wake(struct irq_data * d,unsigned int on)180*4882a593Smuzhiyun static int sa1100_gpio_wake(struct irq_data *d, unsigned int on)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
183*4882a593Smuzhiyun 	int ret = sa11x0_gpio_set_wake(d->hwirq, on);
184*4882a593Smuzhiyun 	if (!ret) {
185*4882a593Smuzhiyun 		if (on)
186*4882a593Smuzhiyun 			sgc->irqwake |= BIT(d->hwirq);
187*4882a593Smuzhiyun 		else
188*4882a593Smuzhiyun 			sgc->irqwake &= ~BIT(d->hwirq);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 	return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * This is for GPIO IRQs
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun static struct irq_chip sa1100_gpio_irq_chip = {
197*4882a593Smuzhiyun 	.name		= "GPIO",
198*4882a593Smuzhiyun 	.irq_ack	= sa1100_gpio_ack,
199*4882a593Smuzhiyun 	.irq_mask	= sa1100_gpio_mask,
200*4882a593Smuzhiyun 	.irq_unmask	= sa1100_gpio_unmask,
201*4882a593Smuzhiyun 	.irq_set_type	= sa1100_gpio_type,
202*4882a593Smuzhiyun 	.irq_set_wake	= sa1100_gpio_wake,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
sa1100_gpio_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)205*4882a593Smuzhiyun static int sa1100_gpio_irqdomain_map(struct irq_domain *d,
206*4882a593Smuzhiyun 		unsigned int irq, irq_hw_number_t hwirq)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = d->host_data;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	irq_set_chip_data(irq, sgc);
211*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &sa1100_gpio_irq_chip, handle_edge_irq);
212*4882a593Smuzhiyun 	irq_set_probe(irq);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static const struct irq_domain_ops sa1100_gpio_irqdomain_ops = {
218*4882a593Smuzhiyun 	.map = sa1100_gpio_irqdomain_map,
219*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onetwocell,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct irq_domain *sa1100_gpio_irqdomain;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * IRQ 0-11 (GPIO) handler.  We enter here with the
226*4882a593Smuzhiyun  * irq_controller_lock held, and IRQs disabled.  Decode the IRQ
227*4882a593Smuzhiyun  * and call the handler.
228*4882a593Smuzhiyun  */
sa1100_gpio_handler(struct irq_desc * desc)229*4882a593Smuzhiyun static void sa1100_gpio_handler(struct irq_desc *desc)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = irq_desc_get_handler_data(desc);
232*4882a593Smuzhiyun 	unsigned int irq, mask;
233*4882a593Smuzhiyun 	void __iomem *gedr = sgc->membase + R_GEDR;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	mask = readl_relaxed(gedr);
236*4882a593Smuzhiyun 	do {
237*4882a593Smuzhiyun 		/*
238*4882a593Smuzhiyun 		 * clear down all currently active IRQ sources.
239*4882a593Smuzhiyun 		 * We will be processing them all.
240*4882a593Smuzhiyun 		 */
241*4882a593Smuzhiyun 		writel_relaxed(mask, gedr);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		irq = sgc->irqbase;
244*4882a593Smuzhiyun 		do {
245*4882a593Smuzhiyun 			if (mask & 1)
246*4882a593Smuzhiyun 				generic_handle_irq(irq);
247*4882a593Smuzhiyun 			mask >>= 1;
248*4882a593Smuzhiyun 			irq++;
249*4882a593Smuzhiyun 		} while (mask);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		mask = readl_relaxed(gedr);
252*4882a593Smuzhiyun 	} while (mask);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
sa1100_gpio_suspend(void)255*4882a593Smuzhiyun static int sa1100_gpio_suspend(void)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/*
260*4882a593Smuzhiyun 	 * Set the appropriate edges for wakeup.
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	writel_relaxed(sgc->irqwake & sgc->irqrising, sgc->membase + R_GRER);
263*4882a593Smuzhiyun 	writel_relaxed(sgc->irqwake & sgc->irqfalling, sgc->membase + R_GFER);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/*
266*4882a593Smuzhiyun 	 * Clear any pending GPIO interrupts.
267*4882a593Smuzhiyun 	 */
268*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(sgc->membase + R_GEDR),
269*4882a593Smuzhiyun 		       sgc->membase + R_GEDR);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
sa1100_gpio_resume(void)274*4882a593Smuzhiyun static void sa1100_gpio_resume(void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	sa1100_update_edge_regs(&sa1100_gpio_chip);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static struct syscore_ops sa1100_gpio_syscore_ops = {
280*4882a593Smuzhiyun 	.suspend	= sa1100_gpio_suspend,
281*4882a593Smuzhiyun 	.resume		= sa1100_gpio_resume,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
sa1100_gpio_init_devicefs(void)284*4882a593Smuzhiyun static int __init sa1100_gpio_init_devicefs(void)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	register_syscore_ops(&sa1100_gpio_syscore_ops);
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun device_initcall(sa1100_gpio_init_devicefs);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const int sa1100_gpio_irqs[] __initconst = {
293*4882a593Smuzhiyun 	/* Install handlers for GPIO 0-10 edge detect interrupts */
294*4882a593Smuzhiyun 	IRQ_GPIO0_SC,
295*4882a593Smuzhiyun 	IRQ_GPIO1_SC,
296*4882a593Smuzhiyun 	IRQ_GPIO2_SC,
297*4882a593Smuzhiyun 	IRQ_GPIO3_SC,
298*4882a593Smuzhiyun 	IRQ_GPIO4_SC,
299*4882a593Smuzhiyun 	IRQ_GPIO5_SC,
300*4882a593Smuzhiyun 	IRQ_GPIO6_SC,
301*4882a593Smuzhiyun 	IRQ_GPIO7_SC,
302*4882a593Smuzhiyun 	IRQ_GPIO8_SC,
303*4882a593Smuzhiyun 	IRQ_GPIO9_SC,
304*4882a593Smuzhiyun 	IRQ_GPIO10_SC,
305*4882a593Smuzhiyun 	/* Install handler for GPIO 11-27 edge detect interrupts */
306*4882a593Smuzhiyun 	IRQ_GPIO11_27,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
sa1100_init_gpio(void)309*4882a593Smuzhiyun void __init sa1100_init_gpio(void)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip;
312*4882a593Smuzhiyun 	int i;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* clear all GPIO edge detects */
315*4882a593Smuzhiyun 	writel_relaxed(0, sgc->membase + R_GFER);
316*4882a593Smuzhiyun 	writel_relaxed(0, sgc->membase + R_GRER);
317*4882a593Smuzhiyun 	writel_relaxed(-1, sgc->membase + R_GEDR);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	gpiochip_add_data(&sa1100_gpio_chip.chip, NULL);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	sa1100_gpio_irqdomain = irq_domain_add_simple(NULL,
322*4882a593Smuzhiyun 			28, IRQ_GPIO0,
323*4882a593Smuzhiyun 			&sa1100_gpio_irqdomain_ops, sgc);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sa1100_gpio_irqs); i++)
326*4882a593Smuzhiyun 		irq_set_chained_handler_and_data(sa1100_gpio_irqs[i],
327*4882a593Smuzhiyun 						 sa1100_gpio_handler, sgc);
328*4882a593Smuzhiyun }
329