1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * RDA Micro GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 RDA Micro Inc.
6*4882a593Smuzhiyun * Copyright (C) 2019 Manivannan Sadhasivam
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define RDA_GPIO_OEN_VAL 0x00
17*4882a593Smuzhiyun #define RDA_GPIO_OEN_SET_OUT 0x04
18*4882a593Smuzhiyun #define RDA_GPIO_OEN_SET_IN 0x08
19*4882a593Smuzhiyun #define RDA_GPIO_VAL 0x0c
20*4882a593Smuzhiyun #define RDA_GPIO_SET 0x10
21*4882a593Smuzhiyun #define RDA_GPIO_CLR 0x14
22*4882a593Smuzhiyun #define RDA_GPIO_INT_CTRL_SET 0x18
23*4882a593Smuzhiyun #define RDA_GPIO_INT_CTRL_CLR 0x1c
24*4882a593Smuzhiyun #define RDA_GPIO_INT_CLR 0x20
25*4882a593Smuzhiyun #define RDA_GPIO_INT_STATUS 0x24
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define RDA_GPIO_IRQ_RISE_SHIFT 0
28*4882a593Smuzhiyun #define RDA_GPIO_IRQ_FALL_SHIFT 8
29*4882a593Smuzhiyun #define RDA_GPIO_DEBOUCE_SHIFT 16
30*4882a593Smuzhiyun #define RDA_GPIO_LEVEL_SHIFT 24
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define RDA_GPIO_IRQ_MASK 0xff
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Each bank consists of 32 GPIOs */
35*4882a593Smuzhiyun #define RDA_GPIO_BANK_NR 32
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct rda_gpio {
38*4882a593Smuzhiyun struct gpio_chip chip;
39*4882a593Smuzhiyun void __iomem *base;
40*4882a593Smuzhiyun spinlock_t lock;
41*4882a593Smuzhiyun struct irq_chip irq_chip;
42*4882a593Smuzhiyun int irq;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
rda_gpio_update(struct gpio_chip * chip,unsigned int offset,u16 reg,int val)45*4882a593Smuzhiyun static inline void rda_gpio_update(struct gpio_chip *chip, unsigned int offset,
46*4882a593Smuzhiyun u16 reg, int val)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct rda_gpio *rda_gpio = gpiochip_get_data(chip);
49*4882a593Smuzhiyun void __iomem *base = rda_gpio->base;
50*4882a593Smuzhiyun unsigned long flags;
51*4882a593Smuzhiyun u32 tmp;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun spin_lock_irqsave(&rda_gpio->lock, flags);
54*4882a593Smuzhiyun tmp = readl_relaxed(base + reg);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (val)
57*4882a593Smuzhiyun tmp |= BIT(offset);
58*4882a593Smuzhiyun else
59*4882a593Smuzhiyun tmp &= ~BIT(offset);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun writel_relaxed(tmp, base + reg);
62*4882a593Smuzhiyun spin_unlock_irqrestore(&rda_gpio->lock, flags);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
rda_gpio_irq_mask(struct irq_data * data)65*4882a593Smuzhiyun static void rda_gpio_irq_mask(struct irq_data *data)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
68*4882a593Smuzhiyun struct rda_gpio *rda_gpio = gpiochip_get_data(chip);
69*4882a593Smuzhiyun void __iomem *base = rda_gpio->base;
70*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
71*4882a593Smuzhiyun u32 value;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_RISE_SHIFT;
74*4882a593Smuzhiyun value |= BIT(offset) << RDA_GPIO_IRQ_FALL_SHIFT;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_CLR);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
rda_gpio_irq_ack(struct irq_data * data)79*4882a593Smuzhiyun static void rda_gpio_irq_ack(struct irq_data *data)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
82*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun rda_gpio_update(chip, offset, RDA_GPIO_INT_CLR, 1);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
rda_gpio_set_irq(struct gpio_chip * chip,u32 offset,unsigned int flow_type)87*4882a593Smuzhiyun static int rda_gpio_set_irq(struct gpio_chip *chip, u32 offset,
88*4882a593Smuzhiyun unsigned int flow_type)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct rda_gpio *rda_gpio = gpiochip_get_data(chip);
91*4882a593Smuzhiyun void __iomem *base = rda_gpio->base;
92*4882a593Smuzhiyun u32 value;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun switch (flow_type) {
95*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
96*4882a593Smuzhiyun /* Set rising edge trigger */
97*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_RISE_SHIFT;
98*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_SET);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Switch to edge trigger interrupt */
101*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_LEVEL_SHIFT;
102*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_CLR);
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
106*4882a593Smuzhiyun /* Set falling edge trigger */
107*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_FALL_SHIFT;
108*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_SET);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Switch to edge trigger interrupt */
111*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_LEVEL_SHIFT;
112*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_CLR);
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
116*4882a593Smuzhiyun /* Set both edge trigger */
117*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_RISE_SHIFT;
118*4882a593Smuzhiyun value |= BIT(offset) << RDA_GPIO_IRQ_FALL_SHIFT;
119*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_SET);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Switch to edge trigger interrupt */
122*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_LEVEL_SHIFT;
123*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_CLR);
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
127*4882a593Smuzhiyun /* Set high level trigger */
128*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_RISE_SHIFT;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Switch to level trigger interrupt */
131*4882a593Smuzhiyun value |= BIT(offset) << RDA_GPIO_LEVEL_SHIFT;
132*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_SET);
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
136*4882a593Smuzhiyun /* Set low level trigger */
137*4882a593Smuzhiyun value = BIT(offset) << RDA_GPIO_IRQ_FALL_SHIFT;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Switch to level trigger interrupt */
140*4882a593Smuzhiyun value |= BIT(offset) << RDA_GPIO_LEVEL_SHIFT;
141*4882a593Smuzhiyun writel_relaxed(value, base + RDA_GPIO_INT_CTRL_SET);
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun return -EINVAL;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
rda_gpio_irq_unmask(struct irq_data * data)151*4882a593Smuzhiyun static void rda_gpio_irq_unmask(struct irq_data *data)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
154*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
155*4882a593Smuzhiyun u32 trigger = irqd_get_trigger_type(data);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun rda_gpio_set_irq(chip, offset, trigger);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
rda_gpio_irq_set_type(struct irq_data * data,unsigned int flow_type)160*4882a593Smuzhiyun static int rda_gpio_irq_set_type(struct irq_data *data, unsigned int flow_type)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
163*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
164*4882a593Smuzhiyun int ret;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ret = rda_gpio_set_irq(chip, offset, flow_type);
167*4882a593Smuzhiyun if (ret)
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
171*4882a593Smuzhiyun irq_set_handler_locked(data, handle_level_irq);
172*4882a593Smuzhiyun else if (flow_type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
173*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
rda_gpio_irq_handler(struct irq_desc * desc)178*4882a593Smuzhiyun static void rda_gpio_irq_handler(struct irq_desc *desc)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct gpio_chip *chip = irq_desc_get_handler_data(desc);
181*4882a593Smuzhiyun struct irq_chip *ic = irq_desc_get_chip(desc);
182*4882a593Smuzhiyun struct rda_gpio *rda_gpio = gpiochip_get_data(chip);
183*4882a593Smuzhiyun unsigned long status;
184*4882a593Smuzhiyun u32 n, girq;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun chained_irq_enter(ic, desc);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun status = readl_relaxed(rda_gpio->base + RDA_GPIO_INT_STATUS);
189*4882a593Smuzhiyun /* Only lower 8 bits are capable of generating interrupts */
190*4882a593Smuzhiyun status &= RDA_GPIO_IRQ_MASK;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for_each_set_bit(n, &status, RDA_GPIO_BANK_NR) {
193*4882a593Smuzhiyun girq = irq_find_mapping(chip->irq.domain, n);
194*4882a593Smuzhiyun generic_handle_irq(girq);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun chained_irq_exit(ic, desc);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
rda_gpio_probe(struct platform_device * pdev)200*4882a593Smuzhiyun static int rda_gpio_probe(struct platform_device *pdev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
203*4882a593Smuzhiyun struct device *dev = &pdev->dev;
204*4882a593Smuzhiyun struct gpio_irq_chip *girq;
205*4882a593Smuzhiyun struct rda_gpio *rda_gpio;
206*4882a593Smuzhiyun u32 ngpios;
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun rda_gpio = devm_kzalloc(dev, sizeof(*rda_gpio), GFP_KERNEL);
210*4882a593Smuzhiyun if (!rda_gpio)
211*4882a593Smuzhiyun return -ENOMEM;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = device_property_read_u32(dev, "ngpios", &ngpios);
214*4882a593Smuzhiyun if (ret < 0)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * Not all ports have interrupt capability. For instance, on
219*4882a593Smuzhiyun * RDA8810PL, GPIOC doesn't support interrupt. So we must handle
220*4882a593Smuzhiyun * those also.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun rda_gpio->irq = platform_get_irq(pdev, 0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun rda_gpio->base = devm_platform_ioremap_resource(pdev, 0);
225*4882a593Smuzhiyun if (IS_ERR(rda_gpio->base))
226*4882a593Smuzhiyun return PTR_ERR(rda_gpio->base);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun spin_lock_init(&rda_gpio->lock);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = bgpio_init(&rda_gpio->chip, dev, 4,
231*4882a593Smuzhiyun rda_gpio->base + RDA_GPIO_VAL,
232*4882a593Smuzhiyun rda_gpio->base + RDA_GPIO_SET,
233*4882a593Smuzhiyun rda_gpio->base + RDA_GPIO_CLR,
234*4882a593Smuzhiyun rda_gpio->base + RDA_GPIO_OEN_SET_OUT,
235*4882a593Smuzhiyun rda_gpio->base + RDA_GPIO_OEN_SET_IN,
236*4882a593Smuzhiyun BGPIOF_READ_OUTPUT_REG_SET);
237*4882a593Smuzhiyun if (ret) {
238*4882a593Smuzhiyun dev_err(dev, "bgpio_init failed\n");
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rda_gpio->chip.label = dev_name(dev);
243*4882a593Smuzhiyun rda_gpio->chip.ngpio = ngpios;
244*4882a593Smuzhiyun rda_gpio->chip.base = -1;
245*4882a593Smuzhiyun rda_gpio->chip.parent = dev;
246*4882a593Smuzhiyun rda_gpio->chip.of_node = np;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (rda_gpio->irq >= 0) {
249*4882a593Smuzhiyun rda_gpio->irq_chip.name = "rda-gpio",
250*4882a593Smuzhiyun rda_gpio->irq_chip.irq_ack = rda_gpio_irq_ack,
251*4882a593Smuzhiyun rda_gpio->irq_chip.irq_mask = rda_gpio_irq_mask,
252*4882a593Smuzhiyun rda_gpio->irq_chip.irq_unmask = rda_gpio_irq_unmask,
253*4882a593Smuzhiyun rda_gpio->irq_chip.irq_set_type = rda_gpio_irq_set_type,
254*4882a593Smuzhiyun rda_gpio->irq_chip.flags = IRQCHIP_SKIP_SET_WAKE,
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun girq = &rda_gpio->chip.irq;
257*4882a593Smuzhiyun girq->chip = &rda_gpio->irq_chip;
258*4882a593Smuzhiyun girq->handler = handle_bad_irq;
259*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
260*4882a593Smuzhiyun girq->parent_handler = rda_gpio_irq_handler;
261*4882a593Smuzhiyun girq->parent_handler_data = rda_gpio;
262*4882a593Smuzhiyun girq->num_parents = 1;
263*4882a593Smuzhiyun girq->parents = devm_kcalloc(dev, 1,
264*4882a593Smuzhiyun sizeof(*girq->parents),
265*4882a593Smuzhiyun GFP_KERNEL);
266*4882a593Smuzhiyun if (!girq->parents)
267*4882a593Smuzhiyun return -ENOMEM;
268*4882a593Smuzhiyun girq->parents[0] = rda_gpio->irq;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun platform_set_drvdata(pdev, rda_gpio);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return devm_gpiochip_add_data(dev, &rda_gpio->chip, rda_gpio);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct of_device_id rda_gpio_of_match[] = {
277*4882a593Smuzhiyun { .compatible = "rda,8810pl-gpio", },
278*4882a593Smuzhiyun { /* sentinel */ }
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rda_gpio_of_match);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static struct platform_driver rda_gpio_driver = {
283*4882a593Smuzhiyun .probe = rda_gpio_probe,
284*4882a593Smuzhiyun .driver = {
285*4882a593Smuzhiyun .name = "rda-gpio",
286*4882a593Smuzhiyun .of_match_table = rda_gpio_of_match,
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun module_platform_driver_probe(rda_gpio_driver, rda_gpio_probe);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun MODULE_DESCRIPTION("RDA Micro GPIO driver");
293*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
294*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
295