1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas R-Car GPIO Support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Renesas Electronics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2013 Magnus Damm
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct gpio_rcar_bank_info {
26*4882a593Smuzhiyun u32 iointsel;
27*4882a593Smuzhiyun u32 inoutsel;
28*4882a593Smuzhiyun u32 outdt;
29*4882a593Smuzhiyun u32 posneg;
30*4882a593Smuzhiyun u32 edglevel;
31*4882a593Smuzhiyun u32 bothedge;
32*4882a593Smuzhiyun u32 intmsk;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct gpio_rcar_priv {
36*4882a593Smuzhiyun void __iomem *base;
37*4882a593Smuzhiyun spinlock_t lock;
38*4882a593Smuzhiyun struct device *dev;
39*4882a593Smuzhiyun struct gpio_chip gpio_chip;
40*4882a593Smuzhiyun struct irq_chip irq_chip;
41*4882a593Smuzhiyun unsigned int irq_parent;
42*4882a593Smuzhiyun atomic_t wakeup_path;
43*4882a593Smuzhiyun bool has_outdtsel;
44*4882a593Smuzhiyun bool has_both_edge_trigger;
45*4882a593Smuzhiyun struct gpio_rcar_bank_info bank_info;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
49*4882a593Smuzhiyun #define INOUTSEL 0x04 /* General Input/Output Switching Register */
50*4882a593Smuzhiyun #define OUTDT 0x08 /* General Output Register */
51*4882a593Smuzhiyun #define INDT 0x0c /* General Input Register */
52*4882a593Smuzhiyun #define INTDT 0x10 /* Interrupt Display Register */
53*4882a593Smuzhiyun #define INTCLR 0x14 /* Interrupt Clear Register */
54*4882a593Smuzhiyun #define INTMSK 0x18 /* Interrupt Mask Register */
55*4882a593Smuzhiyun #define MSKCLR 0x1c /* Interrupt Mask Clear Register */
56*4882a593Smuzhiyun #define POSNEG 0x20 /* Positive/Negative Logic Select Register */
57*4882a593Smuzhiyun #define EDGLEVEL 0x24 /* Edge/level Select Register */
58*4882a593Smuzhiyun #define FILONOFF 0x28 /* Chattering Prevention On/Off Register */
59*4882a593Smuzhiyun #define OUTDTSEL 0x40 /* Output Data Select Register */
60*4882a593Smuzhiyun #define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define RCAR_MAX_GPIO_PER_BANK 32
63*4882a593Smuzhiyun
gpio_rcar_read(struct gpio_rcar_priv * p,int offs)64*4882a593Smuzhiyun static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return ioread32(p->base + offs);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
gpio_rcar_write(struct gpio_rcar_priv * p,int offs,u32 value)69*4882a593Smuzhiyun static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
70*4882a593Smuzhiyun u32 value)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun iowrite32(value, p->base + offs);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
gpio_rcar_modify_bit(struct gpio_rcar_priv * p,int offs,int bit,bool value)75*4882a593Smuzhiyun static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
76*4882a593Smuzhiyun int bit, bool value)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 tmp = gpio_rcar_read(p, offs);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (value)
81*4882a593Smuzhiyun tmp |= BIT(bit);
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun tmp &= ~BIT(bit);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun gpio_rcar_write(p, offs, tmp);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
gpio_rcar_irq_disable(struct irq_data * d)88*4882a593Smuzhiyun static void gpio_rcar_irq_disable(struct irq_data *d)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
91*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(gc);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun gpio_rcar_write(p, INTMSK, ~BIT(irqd_to_hwirq(d)));
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
gpio_rcar_irq_enable(struct irq_data * d)96*4882a593Smuzhiyun static void gpio_rcar_irq_enable(struct irq_data *d)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
99*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(gc);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun gpio_rcar_write(p, MSKCLR, BIT(irqd_to_hwirq(d)));
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv * p,unsigned int hwirq,bool active_high_rising_edge,bool level_trigger,bool both)104*4882a593Smuzhiyun static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
105*4882a593Smuzhiyun unsigned int hwirq,
106*4882a593Smuzhiyun bool active_high_rising_edge,
107*4882a593Smuzhiyun bool level_trigger,
108*4882a593Smuzhiyun bool both)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun unsigned long flags;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* follow steps in the GPIO documentation for
113*4882a593Smuzhiyun * "Setting Edge-Sensitive Interrupt Input Mode" and
114*4882a593Smuzhiyun * "Setting Level-Sensitive Interrupt Input Mode"
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun spin_lock_irqsave(&p->lock, flags);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Configure positive or negative logic in POSNEG */
120*4882a593Smuzhiyun gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Configure edge or level trigger in EDGLEVEL */
123*4882a593Smuzhiyun gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Select one edge or both edges in BOTHEDGE */
126*4882a593Smuzhiyun if (p->has_both_edge_trigger)
127*4882a593Smuzhiyun gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Select "Interrupt Input Mode" in IOINTSEL */
130*4882a593Smuzhiyun gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Write INTCLR in case of edge trigger */
133*4882a593Smuzhiyun if (!level_trigger)
134*4882a593Smuzhiyun gpio_rcar_write(p, INTCLR, BIT(hwirq));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun spin_unlock_irqrestore(&p->lock, flags);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
gpio_rcar_irq_set_type(struct irq_data * d,unsigned int type)139*4882a593Smuzhiyun static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
142*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(gc);
143*4882a593Smuzhiyun unsigned int hwirq = irqd_to_hwirq(d);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun switch (type & IRQ_TYPE_SENSE_MASK) {
148*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
149*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
150*4882a593Smuzhiyun false);
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
153*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
154*4882a593Smuzhiyun false);
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
157*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
158*4882a593Smuzhiyun false);
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
161*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
162*4882a593Smuzhiyun false);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
165*4882a593Smuzhiyun if (!p->has_both_edge_trigger)
166*4882a593Smuzhiyun return -EINVAL;
167*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
168*4882a593Smuzhiyun true);
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun default:
171*4882a593Smuzhiyun return -EINVAL;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
gpio_rcar_irq_set_wake(struct irq_data * d,unsigned int on)176*4882a593Smuzhiyun static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
179*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(gc);
180*4882a593Smuzhiyun int error;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (p->irq_parent) {
183*4882a593Smuzhiyun error = irq_set_irq_wake(p->irq_parent, on);
184*4882a593Smuzhiyun if (error) {
185*4882a593Smuzhiyun dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n",
186*4882a593Smuzhiyun p->irq_parent);
187*4882a593Smuzhiyun p->irq_parent = 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (on)
192*4882a593Smuzhiyun atomic_inc(&p->wakeup_path);
193*4882a593Smuzhiyun else
194*4882a593Smuzhiyun atomic_dec(&p->wakeup_path);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
gpio_rcar_irq_handler(int irq,void * dev_id)199*4882a593Smuzhiyun static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct gpio_rcar_priv *p = dev_id;
202*4882a593Smuzhiyun u32 pending;
203*4882a593Smuzhiyun unsigned int offset, irqs_handled = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun while ((pending = gpio_rcar_read(p, INTDT) &
206*4882a593Smuzhiyun gpio_rcar_read(p, INTMSK))) {
207*4882a593Smuzhiyun offset = __ffs(pending);
208*4882a593Smuzhiyun gpio_rcar_write(p, INTCLR, BIT(offset));
209*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(p->gpio_chip.irq.domain,
210*4882a593Smuzhiyun offset));
211*4882a593Smuzhiyun irqs_handled++;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
gpio_rcar_config_general_input_output_mode(struct gpio_chip * chip,unsigned int gpio,bool output)217*4882a593Smuzhiyun static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
218*4882a593Smuzhiyun unsigned int gpio,
219*4882a593Smuzhiyun bool output)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
222*4882a593Smuzhiyun unsigned long flags;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* follow steps in the GPIO documentation for
225*4882a593Smuzhiyun * "Setting General Output Mode" and
226*4882a593Smuzhiyun * "Setting General Input Mode"
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun spin_lock_irqsave(&p->lock, flags);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Configure positive logic in POSNEG */
232*4882a593Smuzhiyun gpio_rcar_modify_bit(p, POSNEG, gpio, false);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Select "General Input/Output Mode" in IOINTSEL */
235*4882a593Smuzhiyun gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Select Input Mode or Output Mode in INOUTSEL */
238*4882a593Smuzhiyun gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Select General Output Register to output data in OUTDTSEL */
241*4882a593Smuzhiyun if (p->has_outdtsel && output)
242*4882a593Smuzhiyun gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun spin_unlock_irqrestore(&p->lock, flags);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
gpio_rcar_request(struct gpio_chip * chip,unsigned offset)247*4882a593Smuzhiyun static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
250*4882a593Smuzhiyun int error;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun error = pm_runtime_get_sync(p->dev);
253*4882a593Smuzhiyun if (error < 0) {
254*4882a593Smuzhiyun pm_runtime_put(p->dev);
255*4882a593Smuzhiyun return error;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun error = pinctrl_gpio_request(chip->base + offset);
259*4882a593Smuzhiyun if (error)
260*4882a593Smuzhiyun pm_runtime_put(p->dev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return error;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
gpio_rcar_free(struct gpio_chip * chip,unsigned offset)265*4882a593Smuzhiyun static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun pinctrl_gpio_free(chip->base + offset);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * Set the GPIO as an input to ensure that the next GPIO request won't
273*4882a593Smuzhiyun * drive the GPIO pin as an output.
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun gpio_rcar_config_general_input_output_mode(chip, offset, false);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun pm_runtime_put(p->dev);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
gpio_rcar_get_direction(struct gpio_chip * chip,unsigned int offset)280*4882a593Smuzhiyun static int gpio_rcar_get_direction(struct gpio_chip *chip, unsigned int offset)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (gpio_rcar_read(p, INOUTSEL) & BIT(offset))
285*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
gpio_rcar_direction_input(struct gpio_chip * chip,unsigned offset)290*4882a593Smuzhiyun static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun gpio_rcar_config_general_input_output_mode(chip, offset, false);
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
gpio_rcar_get(struct gpio_chip * chip,unsigned offset)296*4882a593Smuzhiyun static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun u32 bit = BIT(offset);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* testing on r8a7790 shows that INDT does not show correct pin state
301*4882a593Smuzhiyun * when configured as output, so use OUTDT in case of output pins */
302*4882a593Smuzhiyun if (gpio_rcar_read(gpiochip_get_data(chip), INOUTSEL) & bit)
303*4882a593Smuzhiyun return !!(gpio_rcar_read(gpiochip_get_data(chip), OUTDT) & bit);
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun return !!(gpio_rcar_read(gpiochip_get_data(chip), INDT) & bit);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
gpio_rcar_set(struct gpio_chip * chip,unsigned offset,int value)308*4882a593Smuzhiyun static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
311*4882a593Smuzhiyun unsigned long flags;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun spin_lock_irqsave(&p->lock, flags);
314*4882a593Smuzhiyun gpio_rcar_modify_bit(p, OUTDT, offset, value);
315*4882a593Smuzhiyun spin_unlock_irqrestore(&p->lock, flags);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
gpio_rcar_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)318*4882a593Smuzhiyun static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
319*4882a593Smuzhiyun unsigned long *bits)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct gpio_rcar_priv *p = gpiochip_get_data(chip);
322*4882a593Smuzhiyun unsigned long flags;
323*4882a593Smuzhiyun u32 val, bankmask;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
326*4882a593Smuzhiyun if (chip->valid_mask)
327*4882a593Smuzhiyun bankmask &= chip->valid_mask[0];
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (!bankmask)
330*4882a593Smuzhiyun return;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun spin_lock_irqsave(&p->lock, flags);
333*4882a593Smuzhiyun val = gpio_rcar_read(p, OUTDT);
334*4882a593Smuzhiyun val &= ~bankmask;
335*4882a593Smuzhiyun val |= (bankmask & bits[0]);
336*4882a593Smuzhiyun gpio_rcar_write(p, OUTDT, val);
337*4882a593Smuzhiyun spin_unlock_irqrestore(&p->lock, flags);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
gpio_rcar_direction_output(struct gpio_chip * chip,unsigned offset,int value)340*4882a593Smuzhiyun static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
341*4882a593Smuzhiyun int value)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun /* write GPIO value to output before selecting output mode of pin */
344*4882a593Smuzhiyun gpio_rcar_set(chip, offset, value);
345*4882a593Smuzhiyun gpio_rcar_config_general_input_output_mode(chip, offset, true);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun struct gpio_rcar_info {
350*4882a593Smuzhiyun bool has_outdtsel;
351*4882a593Smuzhiyun bool has_both_edge_trigger;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
355*4882a593Smuzhiyun .has_outdtsel = false,
356*4882a593Smuzhiyun .has_both_edge_trigger = false,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
360*4882a593Smuzhiyun .has_outdtsel = true,
361*4882a593Smuzhiyun .has_both_edge_trigger = true,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct of_device_id gpio_rcar_of_table[] = {
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7743",
367*4882a593Smuzhiyun /* RZ/G1 GPIO is identical to R-Car Gen2. */
368*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
369*4882a593Smuzhiyun }, {
370*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7790",
371*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
372*4882a593Smuzhiyun }, {
373*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7791",
374*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
375*4882a593Smuzhiyun }, {
376*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7792",
377*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
378*4882a593Smuzhiyun }, {
379*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7793",
380*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
381*4882a593Smuzhiyun }, {
382*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7794",
383*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
384*4882a593Smuzhiyun }, {
385*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7795",
386*4882a593Smuzhiyun /* Gen3 GPIO is identical to Gen2. */
387*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
388*4882a593Smuzhiyun }, {
389*4882a593Smuzhiyun .compatible = "renesas,gpio-r8a7796",
390*4882a593Smuzhiyun /* Gen3 GPIO is identical to Gen2. */
391*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
392*4882a593Smuzhiyun }, {
393*4882a593Smuzhiyun .compatible = "renesas,rcar-gen1-gpio",
394*4882a593Smuzhiyun .data = &gpio_rcar_info_gen1,
395*4882a593Smuzhiyun }, {
396*4882a593Smuzhiyun .compatible = "renesas,rcar-gen2-gpio",
397*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
398*4882a593Smuzhiyun }, {
399*4882a593Smuzhiyun .compatible = "renesas,rcar-gen3-gpio",
400*4882a593Smuzhiyun /* Gen3 GPIO is identical to Gen2. */
401*4882a593Smuzhiyun .data = &gpio_rcar_info_gen2,
402*4882a593Smuzhiyun }, {
403*4882a593Smuzhiyun .compatible = "renesas,gpio-rcar",
404*4882a593Smuzhiyun .data = &gpio_rcar_info_gen1,
405*4882a593Smuzhiyun }, {
406*4882a593Smuzhiyun /* Terminator */
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
411*4882a593Smuzhiyun
gpio_rcar_parse_dt(struct gpio_rcar_priv * p,unsigned int * npins)412*4882a593Smuzhiyun static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct device_node *np = p->dev->of_node;
415*4882a593Smuzhiyun const struct gpio_rcar_info *info;
416*4882a593Smuzhiyun struct of_phandle_args args;
417*4882a593Smuzhiyun int ret;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun info = of_device_get_match_data(p->dev);
420*4882a593Smuzhiyun p->has_outdtsel = info->has_outdtsel;
421*4882a593Smuzhiyun p->has_both_edge_trigger = info->has_both_edge_trigger;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
424*4882a593Smuzhiyun *npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
427*4882a593Smuzhiyun dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n",
428*4882a593Smuzhiyun *npins, RCAR_MAX_GPIO_PER_BANK);
429*4882a593Smuzhiyun *npins = RCAR_MAX_GPIO_PER_BANK;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
gpio_rcar_probe(struct platform_device * pdev)435*4882a593Smuzhiyun static int gpio_rcar_probe(struct platform_device *pdev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct gpio_rcar_priv *p;
438*4882a593Smuzhiyun struct resource *irq;
439*4882a593Smuzhiyun struct gpio_chip *gpio_chip;
440*4882a593Smuzhiyun struct irq_chip *irq_chip;
441*4882a593Smuzhiyun struct gpio_irq_chip *girq;
442*4882a593Smuzhiyun struct device *dev = &pdev->dev;
443*4882a593Smuzhiyun const char *name = dev_name(dev);
444*4882a593Smuzhiyun unsigned int npins;
445*4882a593Smuzhiyun int ret;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
448*4882a593Smuzhiyun if (!p)
449*4882a593Smuzhiyun return -ENOMEM;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun p->dev = dev;
452*4882a593Smuzhiyun spin_lock_init(&p->lock);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Get device configuration from DT node */
455*4882a593Smuzhiyun ret = gpio_rcar_parse_dt(p, &npins);
456*4882a593Smuzhiyun if (ret < 0)
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun platform_set_drvdata(pdev, p);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun pm_runtime_enable(dev);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
464*4882a593Smuzhiyun if (!irq) {
465*4882a593Smuzhiyun dev_err(dev, "missing IRQ\n");
466*4882a593Smuzhiyun ret = -EINVAL;
467*4882a593Smuzhiyun goto err0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun p->base = devm_platform_ioremap_resource(pdev, 0);
471*4882a593Smuzhiyun if (IS_ERR(p->base)) {
472*4882a593Smuzhiyun ret = PTR_ERR(p->base);
473*4882a593Smuzhiyun goto err0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun gpio_chip = &p->gpio_chip;
477*4882a593Smuzhiyun gpio_chip->request = gpio_rcar_request;
478*4882a593Smuzhiyun gpio_chip->free = gpio_rcar_free;
479*4882a593Smuzhiyun gpio_chip->get_direction = gpio_rcar_get_direction;
480*4882a593Smuzhiyun gpio_chip->direction_input = gpio_rcar_direction_input;
481*4882a593Smuzhiyun gpio_chip->get = gpio_rcar_get;
482*4882a593Smuzhiyun gpio_chip->direction_output = gpio_rcar_direction_output;
483*4882a593Smuzhiyun gpio_chip->set = gpio_rcar_set;
484*4882a593Smuzhiyun gpio_chip->set_multiple = gpio_rcar_set_multiple;
485*4882a593Smuzhiyun gpio_chip->label = name;
486*4882a593Smuzhiyun gpio_chip->parent = dev;
487*4882a593Smuzhiyun gpio_chip->owner = THIS_MODULE;
488*4882a593Smuzhiyun gpio_chip->base = -1;
489*4882a593Smuzhiyun gpio_chip->ngpio = npins;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun irq_chip = &p->irq_chip;
492*4882a593Smuzhiyun irq_chip->name = "gpio-rcar";
493*4882a593Smuzhiyun irq_chip->parent_device = dev;
494*4882a593Smuzhiyun irq_chip->irq_mask = gpio_rcar_irq_disable;
495*4882a593Smuzhiyun irq_chip->irq_unmask = gpio_rcar_irq_enable;
496*4882a593Smuzhiyun irq_chip->irq_set_type = gpio_rcar_irq_set_type;
497*4882a593Smuzhiyun irq_chip->irq_set_wake = gpio_rcar_irq_set_wake;
498*4882a593Smuzhiyun irq_chip->flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_MASK_ON_SUSPEND;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun girq = &gpio_chip->irq;
501*4882a593Smuzhiyun girq->chip = irq_chip;
502*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
503*4882a593Smuzhiyun girq->parent_handler = NULL;
504*4882a593Smuzhiyun girq->num_parents = 0;
505*4882a593Smuzhiyun girq->parents = NULL;
506*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
507*4882a593Smuzhiyun girq->handler = handle_level_irq;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun ret = gpiochip_add_data(gpio_chip, p);
510*4882a593Smuzhiyun if (ret) {
511*4882a593Smuzhiyun dev_err(dev, "failed to add GPIO controller\n");
512*4882a593Smuzhiyun goto err0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun p->irq_parent = irq->start;
516*4882a593Smuzhiyun if (devm_request_irq(dev, irq->start, gpio_rcar_irq_handler,
517*4882a593Smuzhiyun IRQF_SHARED, name, p)) {
518*4882a593Smuzhiyun dev_err(dev, "failed to request IRQ\n");
519*4882a593Smuzhiyun ret = -ENOENT;
520*4882a593Smuzhiyun goto err1;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun dev_info(dev, "driving %d GPIOs\n", npins);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun return 0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun err1:
528*4882a593Smuzhiyun gpiochip_remove(gpio_chip);
529*4882a593Smuzhiyun err0:
530*4882a593Smuzhiyun pm_runtime_disable(dev);
531*4882a593Smuzhiyun return ret;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
gpio_rcar_remove(struct platform_device * pdev)534*4882a593Smuzhiyun static int gpio_rcar_remove(struct platform_device *pdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun gpiochip_remove(&p->gpio_chip);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
gpio_rcar_suspend(struct device * dev)545*4882a593Smuzhiyun static int gpio_rcar_suspend(struct device *dev)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct gpio_rcar_priv *p = dev_get_drvdata(dev);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL);
550*4882a593Smuzhiyun p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL);
551*4882a593Smuzhiyun p->bank_info.outdt = gpio_rcar_read(p, OUTDT);
552*4882a593Smuzhiyun p->bank_info.intmsk = gpio_rcar_read(p, INTMSK);
553*4882a593Smuzhiyun p->bank_info.posneg = gpio_rcar_read(p, POSNEG);
554*4882a593Smuzhiyun p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL);
555*4882a593Smuzhiyun if (p->has_both_edge_trigger)
556*4882a593Smuzhiyun p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (atomic_read(&p->wakeup_path))
559*4882a593Smuzhiyun device_set_wakeup_path(dev);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun return 0;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
gpio_rcar_resume(struct device * dev)564*4882a593Smuzhiyun static int gpio_rcar_resume(struct device *dev)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct gpio_rcar_priv *p = dev_get_drvdata(dev);
567*4882a593Smuzhiyun unsigned int offset;
568*4882a593Smuzhiyun u32 mask;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun for (offset = 0; offset < p->gpio_chip.ngpio; offset++) {
571*4882a593Smuzhiyun if (!gpiochip_line_is_valid(&p->gpio_chip, offset))
572*4882a593Smuzhiyun continue;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun mask = BIT(offset);
575*4882a593Smuzhiyun /* I/O pin */
576*4882a593Smuzhiyun if (!(p->bank_info.iointsel & mask)) {
577*4882a593Smuzhiyun if (p->bank_info.inoutsel & mask)
578*4882a593Smuzhiyun gpio_rcar_direction_output(
579*4882a593Smuzhiyun &p->gpio_chip, offset,
580*4882a593Smuzhiyun !!(p->bank_info.outdt & mask));
581*4882a593Smuzhiyun else
582*4882a593Smuzhiyun gpio_rcar_direction_input(&p->gpio_chip,
583*4882a593Smuzhiyun offset);
584*4882a593Smuzhiyun } else {
585*4882a593Smuzhiyun /* Interrupt pin */
586*4882a593Smuzhiyun gpio_rcar_config_interrupt_input_mode(
587*4882a593Smuzhiyun p,
588*4882a593Smuzhiyun offset,
589*4882a593Smuzhiyun !(p->bank_info.posneg & mask),
590*4882a593Smuzhiyun !(p->bank_info.edglevel & mask),
591*4882a593Smuzhiyun !!(p->bank_info.bothedge & mask));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (p->bank_info.intmsk & mask)
594*4882a593Smuzhiyun gpio_rcar_write(p, MSKCLR, mask);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP*/
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static struct platform_driver gpio_rcar_device_driver = {
605*4882a593Smuzhiyun .probe = gpio_rcar_probe,
606*4882a593Smuzhiyun .remove = gpio_rcar_remove,
607*4882a593Smuzhiyun .driver = {
608*4882a593Smuzhiyun .name = "gpio_rcar",
609*4882a593Smuzhiyun .pm = &gpio_rcar_pm_ops,
610*4882a593Smuzhiyun .of_match_table = of_match_ptr(gpio_rcar_of_table),
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun module_platform_driver(gpio_rcar_device_driver);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
617*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
618*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
619