1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/plat-pxa/gpio.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Generic PXA GPIO handling
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Nicolas Pitre
8*4882a593Smuzhiyun * Created: Jun 15, 2001
9*4882a593Smuzhiyun * Copyright: MontaVista Software Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/gpio/driver.h>
15*4882a593Smuzhiyun #include <linux/gpio-pxa.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/syscore_ops.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
31*4882a593Smuzhiyun * one set of registers. The register offsets are organized below:
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * GPLR GPDR GPSR GPCR GRER GFER GEDR
34*4882a593Smuzhiyun * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
35*4882a593Smuzhiyun * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
36*4882a593Smuzhiyun * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
39*4882a593Smuzhiyun * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
40*4882a593Smuzhiyun * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * NOTE:
45*4882a593Smuzhiyun * BANK 3 is only available on PXA27x and later processors.
46*4882a593Smuzhiyun * BANK 4 and 5 are only available on PXA935, PXA1928
47*4882a593Smuzhiyun * BANK 6 is only available on PXA1928
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define GPLR_OFFSET 0x00
51*4882a593Smuzhiyun #define GPDR_OFFSET 0x0C
52*4882a593Smuzhiyun #define GPSR_OFFSET 0x18
53*4882a593Smuzhiyun #define GPCR_OFFSET 0x24
54*4882a593Smuzhiyun #define GRER_OFFSET 0x30
55*4882a593Smuzhiyun #define GFER_OFFSET 0x3C
56*4882a593Smuzhiyun #define GEDR_OFFSET 0x48
57*4882a593Smuzhiyun #define GAFR_OFFSET 0x54
58*4882a593Smuzhiyun #define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun int pxa_last_gpio;
63*4882a593Smuzhiyun static int irq_base;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct pxa_gpio_bank {
66*4882a593Smuzhiyun void __iomem *regbase;
67*4882a593Smuzhiyun unsigned long irq_mask;
68*4882a593Smuzhiyun unsigned long irq_edge_rise;
69*4882a593Smuzhiyun unsigned long irq_edge_fall;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef CONFIG_PM
72*4882a593Smuzhiyun unsigned long saved_gplr;
73*4882a593Smuzhiyun unsigned long saved_gpdr;
74*4882a593Smuzhiyun unsigned long saved_grer;
75*4882a593Smuzhiyun unsigned long saved_gfer;
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct pxa_gpio_chip {
80*4882a593Smuzhiyun struct device *dev;
81*4882a593Smuzhiyun struct gpio_chip chip;
82*4882a593Smuzhiyun struct pxa_gpio_bank *banks;
83*4882a593Smuzhiyun struct irq_domain *irqdomain;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun int irq0;
86*4882a593Smuzhiyun int irq1;
87*4882a593Smuzhiyun int (*set_wake)(unsigned int gpio, unsigned int on);
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum pxa_gpio_type {
91*4882a593Smuzhiyun PXA25X_GPIO = 0,
92*4882a593Smuzhiyun PXA26X_GPIO,
93*4882a593Smuzhiyun PXA27X_GPIO,
94*4882a593Smuzhiyun PXA3XX_GPIO,
95*4882a593Smuzhiyun PXA93X_GPIO,
96*4882a593Smuzhiyun MMP_GPIO = 0x10,
97*4882a593Smuzhiyun MMP2_GPIO,
98*4882a593Smuzhiyun PXA1928_GPIO,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct pxa_gpio_id {
102*4882a593Smuzhiyun enum pxa_gpio_type type;
103*4882a593Smuzhiyun int gpio_nums;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static DEFINE_SPINLOCK(gpio_lock);
107*4882a593Smuzhiyun static struct pxa_gpio_chip *pxa_gpio_chip;
108*4882a593Smuzhiyun static enum pxa_gpio_type gpio_type;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static struct pxa_gpio_id pxa25x_id = {
111*4882a593Smuzhiyun .type = PXA25X_GPIO,
112*4882a593Smuzhiyun .gpio_nums = 85,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static struct pxa_gpio_id pxa26x_id = {
116*4882a593Smuzhiyun .type = PXA26X_GPIO,
117*4882a593Smuzhiyun .gpio_nums = 90,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static struct pxa_gpio_id pxa27x_id = {
121*4882a593Smuzhiyun .type = PXA27X_GPIO,
122*4882a593Smuzhiyun .gpio_nums = 121,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct pxa_gpio_id pxa3xx_id = {
126*4882a593Smuzhiyun .type = PXA3XX_GPIO,
127*4882a593Smuzhiyun .gpio_nums = 128,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static struct pxa_gpio_id pxa93x_id = {
131*4882a593Smuzhiyun .type = PXA93X_GPIO,
132*4882a593Smuzhiyun .gpio_nums = 192,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static struct pxa_gpio_id mmp_id = {
136*4882a593Smuzhiyun .type = MMP_GPIO,
137*4882a593Smuzhiyun .gpio_nums = 128,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct pxa_gpio_id mmp2_id = {
141*4882a593Smuzhiyun .type = MMP2_GPIO,
142*4882a593Smuzhiyun .gpio_nums = 192,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static struct pxa_gpio_id pxa1928_id = {
146*4882a593Smuzhiyun .type = PXA1928_GPIO,
147*4882a593Smuzhiyun .gpio_nums = 224,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define for_each_gpio_bank(i, b, pc) \
151*4882a593Smuzhiyun for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
152*4882a593Smuzhiyun
chip_to_pxachip(struct gpio_chip * c)153*4882a593Smuzhiyun static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct pxa_gpio_chip *pxa_chip = gpiochip_get_data(c);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return pxa_chip;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
gpio_bank_base(struct gpio_chip * c,int gpio)160*4882a593Smuzhiyun static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct pxa_gpio_chip *p = gpiochip_get_data(c);
163*4882a593Smuzhiyun struct pxa_gpio_bank *bank = p->banks + (gpio / 32);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return bank->regbase;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
gpio_to_pxabank(struct gpio_chip * c,unsigned gpio)168*4882a593Smuzhiyun static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
169*4882a593Smuzhiyun unsigned gpio)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return chip_to_pxachip(c)->banks + gpio / 32;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
gpio_is_pxa_type(int type)174*4882a593Smuzhiyun static inline int gpio_is_pxa_type(int type)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun return (type & MMP_GPIO) == 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
gpio_is_mmp_type(int type)179*4882a593Smuzhiyun static inline int gpio_is_mmp_type(int type)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return (type & MMP_GPIO) != 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
185*4882a593Smuzhiyun * as well as their Alternate Function value being '1' for GPIO in GAFRx.
186*4882a593Smuzhiyun */
__gpio_is_inverted(int gpio)187*4882a593Smuzhiyun static inline int __gpio_is_inverted(int gpio)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
190*4882a593Smuzhiyun return 1;
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
196*4882a593Smuzhiyun * function of a GPIO, and GPDRx cannot be altered once configured. It
197*4882a593Smuzhiyun * is attributed as "occupied" here (I know this terminology isn't
198*4882a593Smuzhiyun * accurate, you are welcome to propose a better one :-)
199*4882a593Smuzhiyun */
__gpio_is_occupied(struct pxa_gpio_chip * pchip,unsigned gpio)200*4882a593Smuzhiyun static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun void __iomem *base;
203*4882a593Smuzhiyun unsigned long gafr = 0, gpdr = 0;
204*4882a593Smuzhiyun int ret, af = 0, dir = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun base = gpio_bank_base(&pchip->chip, gpio);
207*4882a593Smuzhiyun gpdr = readl_relaxed(base + GPDR_OFFSET);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun switch (gpio_type) {
210*4882a593Smuzhiyun case PXA25X_GPIO:
211*4882a593Smuzhiyun case PXA26X_GPIO:
212*4882a593Smuzhiyun case PXA27X_GPIO:
213*4882a593Smuzhiyun gafr = readl_relaxed(base + GAFR_OFFSET);
214*4882a593Smuzhiyun af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
215*4882a593Smuzhiyun dir = gpdr & GPIO_bit(gpio);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (__gpio_is_inverted(gpio))
218*4882a593Smuzhiyun ret = (af != 1) || (dir == 0);
219*4882a593Smuzhiyun else
220*4882a593Smuzhiyun ret = (af != 0) || (dir != 0);
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun default:
223*4882a593Smuzhiyun ret = gpdr & GPIO_bit(gpio);
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
pxa_irq_to_gpio(int irq)229*4882a593Smuzhiyun int pxa_irq_to_gpio(int irq)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = pxa_gpio_chip;
232*4882a593Smuzhiyun int irq_gpio0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
235*4882a593Smuzhiyun if (irq_gpio0 > 0)
236*4882a593Smuzhiyun return irq - irq_gpio0;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return irq_gpio0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
pxa_gpio_has_pinctrl(void)241*4882a593Smuzhiyun static bool pxa_gpio_has_pinctrl(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun switch (gpio_type) {
244*4882a593Smuzhiyun case PXA3XX_GPIO:
245*4882a593Smuzhiyun case MMP2_GPIO:
246*4882a593Smuzhiyun return false;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun default:
249*4882a593Smuzhiyun return true;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
pxa_gpio_to_irq(struct gpio_chip * chip,unsigned offset)253*4882a593Smuzhiyun static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return irq_find_mapping(pchip->irqdomain, offset);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
pxa_gpio_direction_input(struct gpio_chip * chip,unsigned offset)260*4882a593Smuzhiyun static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(chip, offset);
263*4882a593Smuzhiyun uint32_t value, mask = GPIO_bit(offset);
264*4882a593Smuzhiyun unsigned long flags;
265*4882a593Smuzhiyun int ret;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (pxa_gpio_has_pinctrl()) {
268*4882a593Smuzhiyun ret = pinctrl_gpio_direction_input(chip->base + offset);
269*4882a593Smuzhiyun if (ret)
270*4882a593Smuzhiyun return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun spin_lock_irqsave(&gpio_lock, flags);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun value = readl_relaxed(base + GPDR_OFFSET);
276*4882a593Smuzhiyun if (__gpio_is_inverted(chip->base + offset))
277*4882a593Smuzhiyun value |= mask;
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun value &= ~mask;
280*4882a593Smuzhiyun writel_relaxed(value, base + GPDR_OFFSET);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun spin_unlock_irqrestore(&gpio_lock, flags);
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
pxa_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)286*4882a593Smuzhiyun static int pxa_gpio_direction_output(struct gpio_chip *chip,
287*4882a593Smuzhiyun unsigned offset, int value)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(chip, offset);
290*4882a593Smuzhiyun uint32_t tmp, mask = GPIO_bit(offset);
291*4882a593Smuzhiyun unsigned long flags;
292*4882a593Smuzhiyun int ret;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (pxa_gpio_has_pinctrl()) {
297*4882a593Smuzhiyun ret = pinctrl_gpio_direction_output(chip->base + offset);
298*4882a593Smuzhiyun if (ret)
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun spin_lock_irqsave(&gpio_lock, flags);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun tmp = readl_relaxed(base + GPDR_OFFSET);
305*4882a593Smuzhiyun if (__gpio_is_inverted(chip->base + offset))
306*4882a593Smuzhiyun tmp &= ~mask;
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun tmp |= mask;
309*4882a593Smuzhiyun writel_relaxed(tmp, base + GPDR_OFFSET);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun spin_unlock_irqrestore(&gpio_lock, flags);
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
pxa_gpio_get(struct gpio_chip * chip,unsigned offset)315*4882a593Smuzhiyun static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(chip, offset);
318*4882a593Smuzhiyun u32 gplr = readl_relaxed(base + GPLR_OFFSET);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return !!(gplr & GPIO_bit(offset));
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
pxa_gpio_set(struct gpio_chip * chip,unsigned offset,int value)323*4882a593Smuzhiyun static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(chip, offset);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun writel_relaxed(GPIO_bit(offset),
328*4882a593Smuzhiyun base + (value ? GPSR_OFFSET : GPCR_OFFSET));
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
pxa_gpio_of_xlate(struct gpio_chip * gc,const struct of_phandle_args * gpiospec,u32 * flags)332*4882a593Smuzhiyun static int pxa_gpio_of_xlate(struct gpio_chip *gc,
333*4882a593Smuzhiyun const struct of_phandle_args *gpiospec,
334*4882a593Smuzhiyun u32 *flags)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun if (gpiospec->args[0] > pxa_last_gpio)
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (flags)
340*4882a593Smuzhiyun *flags = gpiospec->args[1];
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return gpiospec->args[0];
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun
pxa_init_gpio_chip(struct pxa_gpio_chip * pchip,int ngpio,struct device_node * np,void __iomem * regbase)346*4882a593Smuzhiyun static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
347*4882a593Smuzhiyun struct device_node *np, void __iomem *regbase)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
350*4882a593Smuzhiyun struct pxa_gpio_bank *bank;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
353*4882a593Smuzhiyun GFP_KERNEL);
354*4882a593Smuzhiyun if (!pchip->banks)
355*4882a593Smuzhiyun return -ENOMEM;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun pchip->chip.label = "gpio-pxa";
358*4882a593Smuzhiyun pchip->chip.direction_input = pxa_gpio_direction_input;
359*4882a593Smuzhiyun pchip->chip.direction_output = pxa_gpio_direction_output;
360*4882a593Smuzhiyun pchip->chip.get = pxa_gpio_get;
361*4882a593Smuzhiyun pchip->chip.set = pxa_gpio_set;
362*4882a593Smuzhiyun pchip->chip.to_irq = pxa_gpio_to_irq;
363*4882a593Smuzhiyun pchip->chip.ngpio = ngpio;
364*4882a593Smuzhiyun pchip->chip.request = gpiochip_generic_request;
365*4882a593Smuzhiyun pchip->chip.free = gpiochip_generic_free;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
368*4882a593Smuzhiyun pchip->chip.of_node = np;
369*4882a593Smuzhiyun pchip->chip.of_xlate = pxa_gpio_of_xlate;
370*4882a593Smuzhiyun pchip->chip.of_gpio_n_cells = 2;
371*4882a593Smuzhiyun #endif
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
374*4882a593Smuzhiyun bank = pchip->banks + i;
375*4882a593Smuzhiyun bank->regbase = regbase + BANK_OFF(i);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return gpiochip_add_data(&pchip->chip, pchip);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Update only those GRERx and GFERx edge detection register bits if those
382*4882a593Smuzhiyun * bits are set in c->irq_mask
383*4882a593Smuzhiyun */
update_edge_detect(struct pxa_gpio_bank * c)384*4882a593Smuzhiyun static inline void update_edge_detect(struct pxa_gpio_bank *c)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun uint32_t grer, gfer;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
389*4882a593Smuzhiyun gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
390*4882a593Smuzhiyun grer |= c->irq_edge_rise & c->irq_mask;
391*4882a593Smuzhiyun gfer |= c->irq_edge_fall & c->irq_mask;
392*4882a593Smuzhiyun writel_relaxed(grer, c->regbase + GRER_OFFSET);
393*4882a593Smuzhiyun writel_relaxed(gfer, c->regbase + GFER_OFFSET);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
pxa_gpio_irq_type(struct irq_data * d,unsigned int type)396*4882a593Smuzhiyun static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
399*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(d);
400*4882a593Smuzhiyun struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
401*4882a593Smuzhiyun unsigned long gpdr, mask = GPIO_bit(gpio);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (type == IRQ_TYPE_PROBE) {
404*4882a593Smuzhiyun /* Don't mess with enabled GPIOs using preconfigured edges or
405*4882a593Smuzhiyun * GPIOs set to alternate function or to output during probe
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (__gpio_is_occupied(pchip, gpio))
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (__gpio_is_inverted(gpio))
419*4882a593Smuzhiyun writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
420*4882a593Smuzhiyun else
421*4882a593Smuzhiyun writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_RISING)
424*4882a593Smuzhiyun c->irq_edge_rise |= mask;
425*4882a593Smuzhiyun else
426*4882a593Smuzhiyun c->irq_edge_rise &= ~mask;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_FALLING)
429*4882a593Smuzhiyun c->irq_edge_fall |= mask;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun c->irq_edge_fall &= ~mask;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun update_edge_detect(c);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
436*4882a593Smuzhiyun ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
437*4882a593Smuzhiyun ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
pxa_gpio_demux_handler(int in_irq,void * d)441*4882a593Smuzhiyun static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun int loop, gpio, n, handled = 0;
444*4882a593Smuzhiyun unsigned long gedr;
445*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = d;
446*4882a593Smuzhiyun struct pxa_gpio_bank *c;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun do {
449*4882a593Smuzhiyun loop = 0;
450*4882a593Smuzhiyun for_each_gpio_bank(gpio, c, pchip) {
451*4882a593Smuzhiyun gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
452*4882a593Smuzhiyun gedr = gedr & c->irq_mask;
453*4882a593Smuzhiyun writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for_each_set_bit(n, &gedr, BITS_PER_LONG) {
456*4882a593Smuzhiyun loop = 1;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun generic_handle_irq(
459*4882a593Smuzhiyun irq_find_mapping(pchip->irqdomain,
460*4882a593Smuzhiyun gpio + n));
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun handled += loop;
464*4882a593Smuzhiyun } while (loop);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return handled ? IRQ_HANDLED : IRQ_NONE;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
pxa_gpio_direct_handler(int in_irq,void * d)469*4882a593Smuzhiyun static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = d;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (in_irq == pchip->irq0) {
474*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(pchip->irqdomain, 0));
475*4882a593Smuzhiyun } else if (in_irq == pchip->irq1) {
476*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(pchip->irqdomain, 1));
477*4882a593Smuzhiyun } else {
478*4882a593Smuzhiyun pr_err("%s() unknown irq %d\n", __func__, in_irq);
479*4882a593Smuzhiyun return IRQ_NONE;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun return IRQ_HANDLED;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
pxa_ack_muxed_gpio(struct irq_data * d)484*4882a593Smuzhiyun static void pxa_ack_muxed_gpio(struct irq_data *d)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
487*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(d);
488*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
pxa_mask_muxed_gpio(struct irq_data * d)493*4882a593Smuzhiyun static void pxa_mask_muxed_gpio(struct irq_data *d)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
496*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(d);
497*4882a593Smuzhiyun struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
498*4882a593Smuzhiyun void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
499*4882a593Smuzhiyun uint32_t grer, gfer;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun b->irq_mask &= ~GPIO_bit(gpio);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
504*4882a593Smuzhiyun gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
505*4882a593Smuzhiyun writel_relaxed(grer, base + GRER_OFFSET);
506*4882a593Smuzhiyun writel_relaxed(gfer, base + GFER_OFFSET);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
pxa_gpio_set_wake(struct irq_data * d,unsigned int on)509*4882a593Smuzhiyun static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
512*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(d);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (pchip->set_wake)
515*4882a593Smuzhiyun return pchip->set_wake(gpio, on);
516*4882a593Smuzhiyun else
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
pxa_unmask_muxed_gpio(struct irq_data * d)520*4882a593Smuzhiyun static void pxa_unmask_muxed_gpio(struct irq_data *d)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
523*4882a593Smuzhiyun unsigned int gpio = irqd_to_hwirq(d);
524*4882a593Smuzhiyun struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun c->irq_mask |= GPIO_bit(gpio);
527*4882a593Smuzhiyun update_edge_detect(c);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static struct irq_chip pxa_muxed_gpio_chip = {
531*4882a593Smuzhiyun .name = "GPIO",
532*4882a593Smuzhiyun .irq_ack = pxa_ack_muxed_gpio,
533*4882a593Smuzhiyun .irq_mask = pxa_mask_muxed_gpio,
534*4882a593Smuzhiyun .irq_unmask = pxa_unmask_muxed_gpio,
535*4882a593Smuzhiyun .irq_set_type = pxa_gpio_irq_type,
536*4882a593Smuzhiyun .irq_set_wake = pxa_gpio_set_wake,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
pxa_gpio_nums(struct platform_device * pdev)539*4882a593Smuzhiyun static int pxa_gpio_nums(struct platform_device *pdev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun const struct platform_device_id *id = platform_get_device_id(pdev);
542*4882a593Smuzhiyun struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
543*4882a593Smuzhiyun int count = 0;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun switch (pxa_id->type) {
546*4882a593Smuzhiyun case PXA25X_GPIO:
547*4882a593Smuzhiyun case PXA26X_GPIO:
548*4882a593Smuzhiyun case PXA27X_GPIO:
549*4882a593Smuzhiyun case PXA3XX_GPIO:
550*4882a593Smuzhiyun case PXA93X_GPIO:
551*4882a593Smuzhiyun case MMP_GPIO:
552*4882a593Smuzhiyun case MMP2_GPIO:
553*4882a593Smuzhiyun case PXA1928_GPIO:
554*4882a593Smuzhiyun gpio_type = pxa_id->type;
555*4882a593Smuzhiyun count = pxa_id->gpio_nums - 1;
556*4882a593Smuzhiyun break;
557*4882a593Smuzhiyun default:
558*4882a593Smuzhiyun count = -EINVAL;
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun return count;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
pxa_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)564*4882a593Smuzhiyun static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
565*4882a593Smuzhiyun irq_hw_number_t hw)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
568*4882a593Smuzhiyun handle_edge_irq);
569*4882a593Smuzhiyun irq_set_chip_data(irq, d->host_data);
570*4882a593Smuzhiyun irq_set_noprobe(irq);
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct irq_domain_ops pxa_irq_domain_ops = {
575*4882a593Smuzhiyun .map = pxa_irq_domain_map,
576*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun #ifdef CONFIG_OF
580*4882a593Smuzhiyun static const struct of_device_id pxa_gpio_dt_ids[] = {
581*4882a593Smuzhiyun { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
582*4882a593Smuzhiyun { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
583*4882a593Smuzhiyun { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
584*4882a593Smuzhiyun { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
585*4882a593Smuzhiyun { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
586*4882a593Smuzhiyun { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
587*4882a593Smuzhiyun { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
588*4882a593Smuzhiyun { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
589*4882a593Smuzhiyun {}
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
pxa_gpio_probe_dt(struct platform_device * pdev,struct pxa_gpio_chip * pchip)592*4882a593Smuzhiyun static int pxa_gpio_probe_dt(struct platform_device *pdev,
593*4882a593Smuzhiyun struct pxa_gpio_chip *pchip)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun int nr_gpios;
596*4882a593Smuzhiyun const struct pxa_gpio_id *gpio_id;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun gpio_id = of_device_get_match_data(&pdev->dev);
599*4882a593Smuzhiyun gpio_type = gpio_id->type;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun nr_gpios = gpio_id->gpio_nums;
602*4882a593Smuzhiyun pxa_last_gpio = nr_gpios - 1;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, nr_gpios, 0);
605*4882a593Smuzhiyun if (irq_base < 0) {
606*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
607*4882a593Smuzhiyun return irq_base;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun return irq_base;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun #else
612*4882a593Smuzhiyun #define pxa_gpio_probe_dt(pdev, pchip) (-1)
613*4882a593Smuzhiyun #endif
614*4882a593Smuzhiyun
pxa_gpio_probe(struct platform_device * pdev)615*4882a593Smuzhiyun static int pxa_gpio_probe(struct platform_device *pdev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct pxa_gpio_chip *pchip;
618*4882a593Smuzhiyun struct pxa_gpio_bank *c;
619*4882a593Smuzhiyun struct clk *clk;
620*4882a593Smuzhiyun struct pxa_gpio_platform_data *info;
621*4882a593Smuzhiyun void __iomem *gpio_reg_base;
622*4882a593Smuzhiyun int gpio, ret;
623*4882a593Smuzhiyun int irq0 = 0, irq1 = 0, irq_mux;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
626*4882a593Smuzhiyun if (!pchip)
627*4882a593Smuzhiyun return -ENOMEM;
628*4882a593Smuzhiyun pchip->dev = &pdev->dev;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun info = dev_get_platdata(&pdev->dev);
631*4882a593Smuzhiyun if (info) {
632*4882a593Smuzhiyun irq_base = info->irq_base;
633*4882a593Smuzhiyun if (irq_base <= 0)
634*4882a593Smuzhiyun return -EINVAL;
635*4882a593Smuzhiyun pxa_last_gpio = pxa_gpio_nums(pdev);
636*4882a593Smuzhiyun pchip->set_wake = info->gpio_set_wake;
637*4882a593Smuzhiyun } else {
638*4882a593Smuzhiyun irq_base = pxa_gpio_probe_dt(pdev, pchip);
639*4882a593Smuzhiyun if (irq_base < 0)
640*4882a593Smuzhiyun return -EINVAL;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (!pxa_last_gpio)
644*4882a593Smuzhiyun return -EINVAL;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
647*4882a593Smuzhiyun pxa_last_gpio + 1, irq_base,
648*4882a593Smuzhiyun 0, &pxa_irq_domain_ops, pchip);
649*4882a593Smuzhiyun if (!pchip->irqdomain)
650*4882a593Smuzhiyun return -ENOMEM;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun irq0 = platform_get_irq_byname_optional(pdev, "gpio0");
653*4882a593Smuzhiyun irq1 = platform_get_irq_byname_optional(pdev, "gpio1");
654*4882a593Smuzhiyun irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
655*4882a593Smuzhiyun if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
656*4882a593Smuzhiyun || (irq_mux <= 0))
657*4882a593Smuzhiyun return -EINVAL;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun pchip->irq0 = irq0;
660*4882a593Smuzhiyun pchip->irq1 = irq1;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun gpio_reg_base = devm_platform_ioremap_resource(pdev, 0);
663*4882a593Smuzhiyun if (IS_ERR(gpio_reg_base))
664*4882a593Smuzhiyun return PTR_ERR(gpio_reg_base);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun clk = clk_get(&pdev->dev, NULL);
667*4882a593Smuzhiyun if (IS_ERR(clk)) {
668*4882a593Smuzhiyun dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
669*4882a593Smuzhiyun PTR_ERR(clk));
670*4882a593Smuzhiyun return PTR_ERR(clk);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
673*4882a593Smuzhiyun if (ret) {
674*4882a593Smuzhiyun clk_put(clk);
675*4882a593Smuzhiyun return ret;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Initialize GPIO chips */
679*4882a593Smuzhiyun ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
680*4882a593Smuzhiyun gpio_reg_base);
681*4882a593Smuzhiyun if (ret) {
682*4882a593Smuzhiyun clk_put(clk);
683*4882a593Smuzhiyun return ret;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* clear all GPIO edge detects */
687*4882a593Smuzhiyun for_each_gpio_bank(gpio, c, pchip) {
688*4882a593Smuzhiyun writel_relaxed(0, c->regbase + GFER_OFFSET);
689*4882a593Smuzhiyun writel_relaxed(0, c->regbase + GRER_OFFSET);
690*4882a593Smuzhiyun writel_relaxed(~0, c->regbase + GEDR_OFFSET);
691*4882a593Smuzhiyun /* unmask GPIO edge detect for AP side */
692*4882a593Smuzhiyun if (gpio_is_mmp_type(gpio_type))
693*4882a593Smuzhiyun writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (irq0 > 0) {
697*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
698*4882a593Smuzhiyun irq0, pxa_gpio_direct_handler, 0,
699*4882a593Smuzhiyun "gpio-0", pchip);
700*4882a593Smuzhiyun if (ret)
701*4882a593Smuzhiyun dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
702*4882a593Smuzhiyun ret);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun if (irq1 > 0) {
705*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
706*4882a593Smuzhiyun irq1, pxa_gpio_direct_handler, 0,
707*4882a593Smuzhiyun "gpio-1", pchip);
708*4882a593Smuzhiyun if (ret)
709*4882a593Smuzhiyun dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
710*4882a593Smuzhiyun ret);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
713*4882a593Smuzhiyun irq_mux, pxa_gpio_demux_handler, 0,
714*4882a593Smuzhiyun "gpio-mux", pchip);
715*4882a593Smuzhiyun if (ret)
716*4882a593Smuzhiyun dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
717*4882a593Smuzhiyun ret);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun pxa_gpio_chip = pchip;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct platform_device_id gpio_id_table[] = {
725*4882a593Smuzhiyun { "pxa25x-gpio", (unsigned long)&pxa25x_id },
726*4882a593Smuzhiyun { "pxa26x-gpio", (unsigned long)&pxa26x_id },
727*4882a593Smuzhiyun { "pxa27x-gpio", (unsigned long)&pxa27x_id },
728*4882a593Smuzhiyun { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
729*4882a593Smuzhiyun { "pxa93x-gpio", (unsigned long)&pxa93x_id },
730*4882a593Smuzhiyun { "mmp-gpio", (unsigned long)&mmp_id },
731*4882a593Smuzhiyun { "mmp2-gpio", (unsigned long)&mmp2_id },
732*4882a593Smuzhiyun { "pxa1928-gpio", (unsigned long)&pxa1928_id },
733*4882a593Smuzhiyun { },
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static struct platform_driver pxa_gpio_driver = {
737*4882a593Smuzhiyun .probe = pxa_gpio_probe,
738*4882a593Smuzhiyun .driver = {
739*4882a593Smuzhiyun .name = "pxa-gpio",
740*4882a593Smuzhiyun .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun .id_table = gpio_id_table,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun
pxa_gpio_legacy_init(void)745*4882a593Smuzhiyun static int __init pxa_gpio_legacy_init(void)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun if (of_have_populated_dt())
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return platform_driver_register(&pxa_gpio_driver);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun postcore_initcall(pxa_gpio_legacy_init);
753*4882a593Smuzhiyun
pxa_gpio_dt_init(void)754*4882a593Smuzhiyun static int __init pxa_gpio_dt_init(void)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun if (of_have_populated_dt())
757*4882a593Smuzhiyun return platform_driver_register(&pxa_gpio_driver);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun device_initcall(pxa_gpio_dt_init);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun #ifdef CONFIG_PM
pxa_gpio_suspend(void)764*4882a593Smuzhiyun static int pxa_gpio_suspend(void)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = pxa_gpio_chip;
767*4882a593Smuzhiyun struct pxa_gpio_bank *c;
768*4882a593Smuzhiyun int gpio;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (!pchip)
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun for_each_gpio_bank(gpio, c, pchip) {
774*4882a593Smuzhiyun c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
775*4882a593Smuzhiyun c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
776*4882a593Smuzhiyun c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
777*4882a593Smuzhiyun c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* Clear GPIO transition detect bits */
780*4882a593Smuzhiyun writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun return 0;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
pxa_gpio_resume(void)785*4882a593Smuzhiyun static void pxa_gpio_resume(void)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct pxa_gpio_chip *pchip = pxa_gpio_chip;
788*4882a593Smuzhiyun struct pxa_gpio_bank *c;
789*4882a593Smuzhiyun int gpio;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (!pchip)
792*4882a593Smuzhiyun return;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun for_each_gpio_bank(gpio, c, pchip) {
795*4882a593Smuzhiyun /* restore level with set/clear */
796*4882a593Smuzhiyun writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
797*4882a593Smuzhiyun writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
800*4882a593Smuzhiyun writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
801*4882a593Smuzhiyun writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun #else
805*4882a593Smuzhiyun #define pxa_gpio_suspend NULL
806*4882a593Smuzhiyun #define pxa_gpio_resume NULL
807*4882a593Smuzhiyun #endif
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static struct syscore_ops pxa_gpio_syscore_ops = {
810*4882a593Smuzhiyun .suspend = pxa_gpio_suspend,
811*4882a593Smuzhiyun .resume = pxa_gpio_resume,
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun
pxa_gpio_sysinit(void)814*4882a593Smuzhiyun static int __init pxa_gpio_sysinit(void)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun register_syscore_ops(&pxa_gpio_syscore_ops);
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun postcore_initcall(pxa_gpio_sysinit);
820