1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Spreadtrum Communications Inc.
4*4882a593Smuzhiyun * Copyright (C) 2018 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/gpio/driver.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* EIC registers definition */
16*4882a593Smuzhiyun #define SPRD_PMIC_EIC_DATA 0x0
17*4882a593Smuzhiyun #define SPRD_PMIC_EIC_DMSK 0x4
18*4882a593Smuzhiyun #define SPRD_PMIC_EIC_IEV 0x14
19*4882a593Smuzhiyun #define SPRD_PMIC_EIC_IE 0x18
20*4882a593Smuzhiyun #define SPRD_PMIC_EIC_RIS 0x1c
21*4882a593Smuzhiyun #define SPRD_PMIC_EIC_MIS 0x20
22*4882a593Smuzhiyun #define SPRD_PMIC_EIC_IC 0x24
23*4882a593Smuzhiyun #define SPRD_PMIC_EIC_TRIG 0x28
24*4882a593Smuzhiyun #define SPRD_PMIC_EIC_CTRL0 0x40
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * The PMIC EIC controller only has one bank, and each bank now can contain
28*4882a593Smuzhiyun * 16 EICs.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #define SPRD_PMIC_EIC_PER_BANK_NR 16
31*4882a593Smuzhiyun #define SPRD_PMIC_EIC_NR SPRD_PMIC_EIC_PER_BANK_NR
32*4882a593Smuzhiyun #define SPRD_PMIC_EIC_DATA_MASK GENMASK(15, 0)
33*4882a593Smuzhiyun #define SPRD_PMIC_EIC_BIT(x) ((x) & (SPRD_PMIC_EIC_PER_BANK_NR - 1))
34*4882a593Smuzhiyun #define SPRD_PMIC_EIC_DBNC_MASK GENMASK(11, 0)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * These registers are modified under the irq bus lock and cached to avoid
38*4882a593Smuzhiyun * unnecessary writes in bus_sync_unlock.
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun REG_IEV,
42*4882a593Smuzhiyun REG_IE,
43*4882a593Smuzhiyun REG_TRIG,
44*4882a593Smuzhiyun CACHE_NR_REGS
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /**
48*4882a593Smuzhiyun * struct sprd_pmic_eic - PMIC EIC controller
49*4882a593Smuzhiyun * @chip: the gpio_chip structure.
50*4882a593Smuzhiyun * @intc: the irq_chip structure.
51*4882a593Smuzhiyun * @map: the regmap from the parent device.
52*4882a593Smuzhiyun * @offset: the EIC controller's offset address of the PMIC.
53*4882a593Smuzhiyun * @reg: the array to cache the EIC registers.
54*4882a593Smuzhiyun * @buslock: for bus lock/sync and unlock.
55*4882a593Smuzhiyun * @irq: the interrupt number of the PMIC EIC conteroller.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun struct sprd_pmic_eic {
58*4882a593Smuzhiyun struct gpio_chip chip;
59*4882a593Smuzhiyun struct irq_chip intc;
60*4882a593Smuzhiyun struct regmap *map;
61*4882a593Smuzhiyun u32 offset;
62*4882a593Smuzhiyun u8 reg[CACHE_NR_REGS];
63*4882a593Smuzhiyun struct mutex buslock;
64*4882a593Smuzhiyun int irq;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
sprd_pmic_eic_update(struct gpio_chip * chip,unsigned int offset,u16 reg,unsigned int val)67*4882a593Smuzhiyun static void sprd_pmic_eic_update(struct gpio_chip *chip, unsigned int offset,
68*4882a593Smuzhiyun u16 reg, unsigned int val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
71*4882a593Smuzhiyun u32 shift = SPRD_PMIC_EIC_BIT(offset);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun regmap_update_bits(pmic_eic->map, pmic_eic->offset + reg,
74*4882a593Smuzhiyun BIT(shift), val << shift);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
sprd_pmic_eic_read(struct gpio_chip * chip,unsigned int offset,u16 reg)77*4882a593Smuzhiyun static int sprd_pmic_eic_read(struct gpio_chip *chip, unsigned int offset,
78*4882a593Smuzhiyun u16 reg)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
81*4882a593Smuzhiyun u32 value;
82*4882a593Smuzhiyun int ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return !!(value & BIT(SPRD_PMIC_EIC_BIT(offset)));
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
sprd_pmic_eic_request(struct gpio_chip * chip,unsigned int offset)91*4882a593Smuzhiyun static int sprd_pmic_eic_request(struct gpio_chip *chip, unsigned int offset)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 1);
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
sprd_pmic_eic_free(struct gpio_chip * chip,unsigned int offset)97*4882a593Smuzhiyun static void sprd_pmic_eic_free(struct gpio_chip *chip, unsigned int offset)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 0);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
sprd_pmic_eic_get(struct gpio_chip * chip,unsigned int offset)102*4882a593Smuzhiyun static int sprd_pmic_eic_get(struct gpio_chip *chip, unsigned int offset)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return sprd_pmic_eic_read(chip, offset, SPRD_PMIC_EIC_DATA);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
sprd_pmic_eic_direction_input(struct gpio_chip * chip,unsigned int offset)107*4882a593Smuzhiyun static int sprd_pmic_eic_direction_input(struct gpio_chip *chip,
108*4882a593Smuzhiyun unsigned int offset)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun /* EICs are always input, nothing need to do here. */
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
sprd_pmic_eic_set(struct gpio_chip * chip,unsigned int offset,int value)114*4882a593Smuzhiyun static void sprd_pmic_eic_set(struct gpio_chip *chip, unsigned int offset,
115*4882a593Smuzhiyun int value)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun /* EICs are always input, nothing need to do here. */
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
sprd_pmic_eic_set_debounce(struct gpio_chip * chip,unsigned int offset,unsigned int debounce)120*4882a593Smuzhiyun static int sprd_pmic_eic_set_debounce(struct gpio_chip *chip,
121*4882a593Smuzhiyun unsigned int offset,
122*4882a593Smuzhiyun unsigned int debounce)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
125*4882a593Smuzhiyun u32 reg, value;
126*4882a593Smuzhiyun int ret;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun reg = SPRD_PMIC_EIC_CTRL0 + SPRD_PMIC_EIC_BIT(offset) * 0x4;
129*4882a593Smuzhiyun ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
130*4882a593Smuzhiyun if (ret)
131*4882a593Smuzhiyun return ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun value &= ~SPRD_PMIC_EIC_DBNC_MASK;
134*4882a593Smuzhiyun value |= (debounce / 1000) & SPRD_PMIC_EIC_DBNC_MASK;
135*4882a593Smuzhiyun return regmap_write(pmic_eic->map, pmic_eic->offset + reg, value);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
sprd_pmic_eic_set_config(struct gpio_chip * chip,unsigned int offset,unsigned long config)138*4882a593Smuzhiyun static int sprd_pmic_eic_set_config(struct gpio_chip *chip, unsigned int offset,
139*4882a593Smuzhiyun unsigned long config)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun unsigned long param = pinconf_to_config_param(config);
142*4882a593Smuzhiyun u32 arg = pinconf_to_config_argument(config);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (param == PIN_CONFIG_INPUT_DEBOUNCE)
145*4882a593Smuzhiyun return sprd_pmic_eic_set_debounce(chip, offset, arg);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return -ENOTSUPP;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
sprd_pmic_eic_irq_mask(struct irq_data * data)150*4882a593Smuzhiyun static void sprd_pmic_eic_irq_mask(struct irq_data *data)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
153*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun pmic_eic->reg[REG_IE] = 0;
156*4882a593Smuzhiyun pmic_eic->reg[REG_TRIG] = 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
sprd_pmic_eic_irq_unmask(struct irq_data * data)159*4882a593Smuzhiyun static void sprd_pmic_eic_irq_unmask(struct irq_data *data)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
162*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun pmic_eic->reg[REG_IE] = 1;
165*4882a593Smuzhiyun pmic_eic->reg[REG_TRIG] = 1;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
sprd_pmic_eic_irq_set_type(struct irq_data * data,unsigned int flow_type)168*4882a593Smuzhiyun static int sprd_pmic_eic_irq_set_type(struct irq_data *data,
169*4882a593Smuzhiyun unsigned int flow_type)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
172*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun switch (flow_type) {
175*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
176*4882a593Smuzhiyun pmic_eic->reg[REG_IEV] = 1;
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
179*4882a593Smuzhiyun pmic_eic->reg[REG_IEV] = 0;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
182*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
183*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * Will set the trigger level according to current EIC level
186*4882a593Smuzhiyun * in irq_bus_sync_unlock() interface, so here nothing to do.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun default:
190*4882a593Smuzhiyun return -ENOTSUPP;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
sprd_pmic_eic_bus_lock(struct irq_data * data)196*4882a593Smuzhiyun static void sprd_pmic_eic_bus_lock(struct irq_data *data)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
199*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun mutex_lock(&pmic_eic->buslock);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
sprd_pmic_eic_bus_sync_unlock(struct irq_data * data)204*4882a593Smuzhiyun static void sprd_pmic_eic_bus_sync_unlock(struct irq_data *data)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
207*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
208*4882a593Smuzhiyun u32 trigger = irqd_get_trigger_type(data);
209*4882a593Smuzhiyun u32 offset = irqd_to_hwirq(data);
210*4882a593Smuzhiyun int state;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Set irq type */
213*4882a593Smuzhiyun if (trigger & IRQ_TYPE_EDGE_BOTH) {
214*4882a593Smuzhiyun state = sprd_pmic_eic_get(chip, offset);
215*4882a593Smuzhiyun if (state)
216*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 0);
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 1);
219*4882a593Smuzhiyun } else {
220*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV,
221*4882a593Smuzhiyun pmic_eic->reg[REG_IEV]);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Set irq unmask */
225*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IE,
226*4882a593Smuzhiyun pmic_eic->reg[REG_IE]);
227*4882a593Smuzhiyun /* Generate trigger start pulse for debounce EIC */
228*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_TRIG,
229*4882a593Smuzhiyun pmic_eic->reg[REG_TRIG]);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun mutex_unlock(&pmic_eic->buslock);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
sprd_pmic_eic_toggle_trigger(struct gpio_chip * chip,unsigned int irq,unsigned int offset)234*4882a593Smuzhiyun static void sprd_pmic_eic_toggle_trigger(struct gpio_chip *chip,
235*4882a593Smuzhiyun unsigned int irq, unsigned int offset)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u32 trigger = irq_get_trigger_type(irq);
238*4882a593Smuzhiyun int state, post_state;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (!(trigger & IRQ_TYPE_EDGE_BOTH))
241*4882a593Smuzhiyun return;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun state = sprd_pmic_eic_get(chip, offset);
244*4882a593Smuzhiyun retry:
245*4882a593Smuzhiyun if (state)
246*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 0);
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 1);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun post_state = sprd_pmic_eic_get(chip, offset);
251*4882a593Smuzhiyun if (state != post_state) {
252*4882a593Smuzhiyun dev_warn(chip->parent, "PMIC EIC level was changed.\n");
253*4882a593Smuzhiyun state = post_state;
254*4882a593Smuzhiyun goto retry;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Set irq unmask */
258*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IE, 1);
259*4882a593Smuzhiyun /* Generate trigger start pulse for debounce EIC */
260*4882a593Smuzhiyun sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_TRIG, 1);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
sprd_pmic_eic_irq_handler(int irq,void * data)263*4882a593Smuzhiyun static irqreturn_t sprd_pmic_eic_irq_handler(int irq, void *data)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic = data;
266*4882a593Smuzhiyun struct gpio_chip *chip = &pmic_eic->chip;
267*4882a593Smuzhiyun unsigned long status;
268*4882a593Smuzhiyun u32 n, girq, val;
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = regmap_read(pmic_eic->map, pmic_eic->offset + SPRD_PMIC_EIC_MIS,
272*4882a593Smuzhiyun &val);
273*4882a593Smuzhiyun if (ret)
274*4882a593Smuzhiyun return IRQ_RETVAL(ret);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun status = val & SPRD_PMIC_EIC_DATA_MASK;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun for_each_set_bit(n, &status, chip->ngpio) {
279*4882a593Smuzhiyun /* Clear the interrupt */
280*4882a593Smuzhiyun sprd_pmic_eic_update(chip, n, SPRD_PMIC_EIC_IC, 1);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun girq = irq_find_mapping(chip->irq.domain, n);
283*4882a593Smuzhiyun handle_nested_irq(girq);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * The PMIC EIC can only support level trigger, so we can
287*4882a593Smuzhiyun * toggle the level trigger to emulate the edge trigger.
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun sprd_pmic_eic_toggle_trigger(chip, girq, n);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return IRQ_HANDLED;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
sprd_pmic_eic_probe(struct platform_device * pdev)295*4882a593Smuzhiyun static int sprd_pmic_eic_probe(struct platform_device *pdev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct gpio_irq_chip *irq;
298*4882a593Smuzhiyun struct sprd_pmic_eic *pmic_eic;
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun pmic_eic = devm_kzalloc(&pdev->dev, sizeof(*pmic_eic), GFP_KERNEL);
302*4882a593Smuzhiyun if (!pmic_eic)
303*4882a593Smuzhiyun return -ENOMEM;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mutex_init(&pmic_eic->buslock);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun pmic_eic->irq = platform_get_irq(pdev, 0);
308*4882a593Smuzhiyun if (pmic_eic->irq < 0)
309*4882a593Smuzhiyun return pmic_eic->irq;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun pmic_eic->map = dev_get_regmap(pdev->dev.parent, NULL);
312*4882a593Smuzhiyun if (!pmic_eic->map)
313*4882a593Smuzhiyun return -ENODEV;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = of_property_read_u32(pdev->dev.of_node, "reg", &pmic_eic->offset);
316*4882a593Smuzhiyun if (ret) {
317*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get PMIC EIC base address.\n");
318*4882a593Smuzhiyun return ret;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, pmic_eic->irq, NULL,
322*4882a593Smuzhiyun sprd_pmic_eic_irq_handler,
323*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_NO_SUSPEND,
324*4882a593Smuzhiyun dev_name(&pdev->dev), pmic_eic);
325*4882a593Smuzhiyun if (ret) {
326*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request PMIC EIC IRQ.\n");
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun pmic_eic->chip.label = dev_name(&pdev->dev);
331*4882a593Smuzhiyun pmic_eic->chip.ngpio = SPRD_PMIC_EIC_NR;
332*4882a593Smuzhiyun pmic_eic->chip.base = -1;
333*4882a593Smuzhiyun pmic_eic->chip.parent = &pdev->dev;
334*4882a593Smuzhiyun pmic_eic->chip.of_node = pdev->dev.of_node;
335*4882a593Smuzhiyun pmic_eic->chip.direction_input = sprd_pmic_eic_direction_input;
336*4882a593Smuzhiyun pmic_eic->chip.request = sprd_pmic_eic_request;
337*4882a593Smuzhiyun pmic_eic->chip.free = sprd_pmic_eic_free;
338*4882a593Smuzhiyun pmic_eic->chip.set_config = sprd_pmic_eic_set_config;
339*4882a593Smuzhiyun pmic_eic->chip.set = sprd_pmic_eic_set;
340*4882a593Smuzhiyun pmic_eic->chip.get = sprd_pmic_eic_get;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun pmic_eic->intc.name = dev_name(&pdev->dev);
343*4882a593Smuzhiyun pmic_eic->intc.irq_mask = sprd_pmic_eic_irq_mask;
344*4882a593Smuzhiyun pmic_eic->intc.irq_unmask = sprd_pmic_eic_irq_unmask;
345*4882a593Smuzhiyun pmic_eic->intc.irq_set_type = sprd_pmic_eic_irq_set_type;
346*4882a593Smuzhiyun pmic_eic->intc.irq_bus_lock = sprd_pmic_eic_bus_lock;
347*4882a593Smuzhiyun pmic_eic->intc.irq_bus_sync_unlock = sprd_pmic_eic_bus_sync_unlock;
348*4882a593Smuzhiyun pmic_eic->intc.flags = IRQCHIP_SKIP_SET_WAKE;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun irq = &pmic_eic->chip.irq;
351*4882a593Smuzhiyun irq->chip = &pmic_eic->intc;
352*4882a593Smuzhiyun irq->threaded = true;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ret = devm_gpiochip_add_data(&pdev->dev, &pmic_eic->chip, pmic_eic);
355*4882a593Smuzhiyun if (ret < 0) {
356*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register gpiochip %d.\n", ret);
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun platform_set_drvdata(pdev, pmic_eic);
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct of_device_id sprd_pmic_eic_of_match[] = {
365*4882a593Smuzhiyun { .compatible = "sprd,sc2731-eic", },
366*4882a593Smuzhiyun { /* end of list */ }
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_pmic_eic_of_match);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct platform_driver sprd_pmic_eic_driver = {
371*4882a593Smuzhiyun .probe = sprd_pmic_eic_probe,
372*4882a593Smuzhiyun .driver = {
373*4882a593Smuzhiyun .name = "sprd-pmic-eic",
374*4882a593Smuzhiyun .of_match_table = sprd_pmic_eic_of_match,
375*4882a593Smuzhiyun },
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun module_platform_driver(sprd_pmic_eic_driver);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum PMIC EIC driver");
381*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
382