xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-pl061.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2008, 2009 Provigent Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Baruch Siach <baruch@tkos.co.il>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Data sheet: ARM DDI 0190B, September 2000
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/bitops.h>
21*4882a593Smuzhiyun #include <linux/gpio/driver.h>
22*4882a593Smuzhiyun #include <linux/device.h>
23*4882a593Smuzhiyun #include <linux/amba/bus.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
26*4882a593Smuzhiyun #include <linux/pm.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define GPIODIR 0x400
29*4882a593Smuzhiyun #define GPIOIS  0x404
30*4882a593Smuzhiyun #define GPIOIBE 0x408
31*4882a593Smuzhiyun #define GPIOIEV 0x40C
32*4882a593Smuzhiyun #define GPIOIE  0x410
33*4882a593Smuzhiyun #define GPIORIS 0x414
34*4882a593Smuzhiyun #define GPIOMIS 0x418
35*4882a593Smuzhiyun #define GPIOIC  0x41C
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PL061_GPIO_NR	8
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #ifdef CONFIG_PM
40*4882a593Smuzhiyun struct pl061_context_save_regs {
41*4882a593Smuzhiyun 	u8 gpio_data;
42*4882a593Smuzhiyun 	u8 gpio_dir;
43*4882a593Smuzhiyun 	u8 gpio_is;
44*4882a593Smuzhiyun 	u8 gpio_ibe;
45*4882a593Smuzhiyun 	u8 gpio_iev;
46*4882a593Smuzhiyun 	u8 gpio_ie;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct pl061 {
51*4882a593Smuzhiyun 	raw_spinlock_t		lock;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	void __iomem		*base;
54*4882a593Smuzhiyun 	struct gpio_chip	gc;
55*4882a593Smuzhiyun 	struct irq_chip		irq_chip;
56*4882a593Smuzhiyun 	int			parent_irq;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef CONFIG_PM
59*4882a593Smuzhiyun 	struct pl061_context_save_regs csave_regs;
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
pl061_get_direction(struct gpio_chip * gc,unsigned offset)63*4882a593Smuzhiyun static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (readb(pl061->base + GPIODIR) & BIT(offset))
68*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
pl061_direction_input(struct gpio_chip * gc,unsigned offset)73*4882a593Smuzhiyun static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
76*4882a593Smuzhiyun 	unsigned long flags;
77*4882a593Smuzhiyun 	unsigned char gpiodir;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pl061->lock, flags);
80*4882a593Smuzhiyun 	gpiodir = readb(pl061->base + GPIODIR);
81*4882a593Smuzhiyun 	gpiodir &= ~(BIT(offset));
82*4882a593Smuzhiyun 	writeb(gpiodir, pl061->base + GPIODIR);
83*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pl061->lock, flags);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
pl061_direction_output(struct gpio_chip * gc,unsigned offset,int value)88*4882a593Smuzhiyun static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
89*4882a593Smuzhiyun 		int value)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
92*4882a593Smuzhiyun 	unsigned long flags;
93*4882a593Smuzhiyun 	unsigned char gpiodir;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pl061->lock, flags);
96*4882a593Smuzhiyun 	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
97*4882a593Smuzhiyun 	gpiodir = readb(pl061->base + GPIODIR);
98*4882a593Smuzhiyun 	gpiodir |= BIT(offset);
99*4882a593Smuzhiyun 	writeb(gpiodir, pl061->base + GPIODIR);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * gpio value is set again, because pl061 doesn't allow to set value of
103*4882a593Smuzhiyun 	 * a gpio pin before configuring it in OUT mode.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
106*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pl061->lock, flags);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
pl061_get_value(struct gpio_chip * gc,unsigned offset)111*4882a593Smuzhiyun static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return !!readb(pl061->base + (BIT(offset + 2)));
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
pl061_set_value(struct gpio_chip * gc,unsigned offset,int value)118*4882a593Smuzhiyun static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
pl061_irq_type(struct irq_data * d,unsigned trigger)125*4882a593Smuzhiyun static int pl061_irq_type(struct irq_data *d, unsigned trigger)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
128*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
129*4882a593Smuzhiyun 	int offset = irqd_to_hwirq(d);
130*4882a593Smuzhiyun 	unsigned long flags;
131*4882a593Smuzhiyun 	u8 gpiois, gpioibe, gpioiev;
132*4882a593Smuzhiyun 	u8 bit = BIT(offset);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (offset < 0 || offset >= PL061_GPIO_NR)
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
138*4882a593Smuzhiyun 	    (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
139*4882a593Smuzhiyun 	{
140*4882a593Smuzhiyun 		dev_err(gc->parent,
141*4882a593Smuzhiyun 			"trying to configure line %d for both level and edge "
142*4882a593Smuzhiyun 			"detection, choose one!\n",
143*4882a593Smuzhiyun 			offset);
144*4882a593Smuzhiyun 		return -EINVAL;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pl061->lock, flags);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	gpioiev = readb(pl061->base + GPIOIEV);
151*4882a593Smuzhiyun 	gpiois = readb(pl061->base + GPIOIS);
152*4882a593Smuzhiyun 	gpioibe = readb(pl061->base + GPIOIBE);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
155*4882a593Smuzhiyun 		bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		/* Disable edge detection */
158*4882a593Smuzhiyun 		gpioibe &= ~bit;
159*4882a593Smuzhiyun 		/* Enable level detection */
160*4882a593Smuzhiyun 		gpiois |= bit;
161*4882a593Smuzhiyun 		/* Select polarity */
162*4882a593Smuzhiyun 		if (polarity)
163*4882a593Smuzhiyun 			gpioiev |= bit;
164*4882a593Smuzhiyun 		else
165*4882a593Smuzhiyun 			gpioiev &= ~bit;
166*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
167*4882a593Smuzhiyun 		dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
168*4882a593Smuzhiyun 			offset,
169*4882a593Smuzhiyun 			polarity ? "HIGH" : "LOW");
170*4882a593Smuzhiyun 	} else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
171*4882a593Smuzhiyun 		/* Disable level detection */
172*4882a593Smuzhiyun 		gpiois &= ~bit;
173*4882a593Smuzhiyun 		/* Select both edges, setting this makes GPIOEV be ignored */
174*4882a593Smuzhiyun 		gpioibe |= bit;
175*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
176*4882a593Smuzhiyun 		dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
177*4882a593Smuzhiyun 	} else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
178*4882a593Smuzhiyun 		   (trigger & IRQ_TYPE_EDGE_FALLING)) {
179*4882a593Smuzhiyun 		bool rising = trigger & IRQ_TYPE_EDGE_RISING;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		/* Disable level detection */
182*4882a593Smuzhiyun 		gpiois &= ~bit;
183*4882a593Smuzhiyun 		/* Clear detection on both edges */
184*4882a593Smuzhiyun 		gpioibe &= ~bit;
185*4882a593Smuzhiyun 		/* Select edge */
186*4882a593Smuzhiyun 		if (rising)
187*4882a593Smuzhiyun 			gpioiev |= bit;
188*4882a593Smuzhiyun 		else
189*4882a593Smuzhiyun 			gpioiev &= ~bit;
190*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
191*4882a593Smuzhiyun 		dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
192*4882a593Smuzhiyun 			offset,
193*4882a593Smuzhiyun 			rising ? "RISING" : "FALLING");
194*4882a593Smuzhiyun 	} else {
195*4882a593Smuzhiyun 		/* No trigger: disable everything */
196*4882a593Smuzhiyun 		gpiois &= ~bit;
197*4882a593Smuzhiyun 		gpioibe &= ~bit;
198*4882a593Smuzhiyun 		gpioiev &= ~bit;
199*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_bad_irq);
200*4882a593Smuzhiyun 		dev_warn(gc->parent, "no trigger selected for line %d\n",
201*4882a593Smuzhiyun 			 offset);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	writeb(gpiois, pl061->base + GPIOIS);
205*4882a593Smuzhiyun 	writeb(gpioibe, pl061->base + GPIOIBE);
206*4882a593Smuzhiyun 	writeb(gpioiev, pl061->base + GPIOIEV);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pl061->lock, flags);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
pl061_irq_handler(struct irq_desc * desc)213*4882a593Smuzhiyun static void pl061_irq_handler(struct irq_desc *desc)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	unsigned long pending;
216*4882a593Smuzhiyun 	int offset;
217*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
218*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
219*4882a593Smuzhiyun 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	chained_irq_enter(irqchip, desc);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	pending = readb(pl061->base + GPIOMIS);
224*4882a593Smuzhiyun 	if (pending) {
225*4882a593Smuzhiyun 		for_each_set_bit(offset, &pending, PL061_GPIO_NR)
226*4882a593Smuzhiyun 			generic_handle_irq(irq_find_mapping(gc->irq.domain,
227*4882a593Smuzhiyun 							    offset));
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	chained_irq_exit(irqchip, desc);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
pl061_irq_mask(struct irq_data * d)233*4882a593Smuzhiyun static void pl061_irq_mask(struct irq_data *d)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
236*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
237*4882a593Smuzhiyun 	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
238*4882a593Smuzhiyun 	u8 gpioie;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	raw_spin_lock(&pl061->lock);
241*4882a593Smuzhiyun 	gpioie = readb(pl061->base + GPIOIE) & ~mask;
242*4882a593Smuzhiyun 	writeb(gpioie, pl061->base + GPIOIE);
243*4882a593Smuzhiyun 	raw_spin_unlock(&pl061->lock);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
pl061_irq_unmask(struct irq_data * d)246*4882a593Smuzhiyun static void pl061_irq_unmask(struct irq_data *d)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
249*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
250*4882a593Smuzhiyun 	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
251*4882a593Smuzhiyun 	u8 gpioie;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	raw_spin_lock(&pl061->lock);
254*4882a593Smuzhiyun 	gpioie = readb(pl061->base + GPIOIE) | mask;
255*4882a593Smuzhiyun 	writeb(gpioie, pl061->base + GPIOIE);
256*4882a593Smuzhiyun 	raw_spin_unlock(&pl061->lock);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /**
260*4882a593Smuzhiyun  * pl061_irq_ack() - ACK an edge IRQ
261*4882a593Smuzhiyun  * @d: IRQ data for this IRQ
262*4882a593Smuzhiyun  *
263*4882a593Smuzhiyun  * This gets called from the edge IRQ handler to ACK the edge IRQ
264*4882a593Smuzhiyun  * in the GPIOIC (interrupt-clear) register. For level IRQs this is
265*4882a593Smuzhiyun  * not needed: these go away when the level signal goes away.
266*4882a593Smuzhiyun  */
pl061_irq_ack(struct irq_data * d)267*4882a593Smuzhiyun static void pl061_irq_ack(struct irq_data *d)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
270*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
271*4882a593Smuzhiyun 	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	raw_spin_lock(&pl061->lock);
274*4882a593Smuzhiyun 	writeb(mask, pl061->base + GPIOIC);
275*4882a593Smuzhiyun 	raw_spin_unlock(&pl061->lock);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
pl061_irq_set_wake(struct irq_data * d,unsigned int state)278*4882a593Smuzhiyun static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
281*4882a593Smuzhiyun 	struct pl061 *pl061 = gpiochip_get_data(gc);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return irq_set_irq_wake(pl061->parent_irq, state);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
pl061_probe(struct amba_device * adev,const struct amba_id * id)286*4882a593Smuzhiyun static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct device *dev = &adev->dev;
289*4882a593Smuzhiyun 	struct pl061 *pl061;
290*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
291*4882a593Smuzhiyun 	int ret, irq;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
294*4882a593Smuzhiyun 	if (pl061 == NULL)
295*4882a593Smuzhiyun 		return -ENOMEM;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	pl061->base = devm_ioremap_resource(dev, &adev->res);
298*4882a593Smuzhiyun 	if (IS_ERR(pl061->base))
299*4882a593Smuzhiyun 		return PTR_ERR(pl061->base);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	raw_spin_lock_init(&pl061->lock);
302*4882a593Smuzhiyun 	pl061->gc.request = gpiochip_generic_request;
303*4882a593Smuzhiyun 	pl061->gc.free = gpiochip_generic_free;
304*4882a593Smuzhiyun 	pl061->gc.base = -1;
305*4882a593Smuzhiyun 	pl061->gc.get_direction = pl061_get_direction;
306*4882a593Smuzhiyun 	pl061->gc.direction_input = pl061_direction_input;
307*4882a593Smuzhiyun 	pl061->gc.direction_output = pl061_direction_output;
308*4882a593Smuzhiyun 	pl061->gc.get = pl061_get_value;
309*4882a593Smuzhiyun 	pl061->gc.set = pl061_set_value;
310*4882a593Smuzhiyun 	pl061->gc.ngpio = PL061_GPIO_NR;
311*4882a593Smuzhiyun 	pl061->gc.label = dev_name(dev);
312*4882a593Smuzhiyun 	pl061->gc.parent = dev;
313*4882a593Smuzhiyun 	pl061->gc.owner = THIS_MODULE;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * irq_chip support
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 	pl061->irq_chip.name = dev_name(dev);
319*4882a593Smuzhiyun 	pl061->irq_chip.irq_ack	= pl061_irq_ack;
320*4882a593Smuzhiyun 	pl061->irq_chip.irq_mask = pl061_irq_mask;
321*4882a593Smuzhiyun 	pl061->irq_chip.irq_unmask = pl061_irq_unmask;
322*4882a593Smuzhiyun 	pl061->irq_chip.irq_set_type = pl061_irq_type;
323*4882a593Smuzhiyun 	pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	writeb(0, pl061->base + GPIOIE); /* disable irqs */
326*4882a593Smuzhiyun 	irq = adev->irq[0];
327*4882a593Smuzhiyun 	if (!irq)
328*4882a593Smuzhiyun 		dev_warn(&adev->dev, "IRQ support disabled\n");
329*4882a593Smuzhiyun 	pl061->parent_irq = irq;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	girq = &pl061->gc.irq;
332*4882a593Smuzhiyun 	girq->chip = &pl061->irq_chip;
333*4882a593Smuzhiyun 	girq->parent_handler = pl061_irq_handler;
334*4882a593Smuzhiyun 	girq->num_parents = 1;
335*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
336*4882a593Smuzhiyun 				     GFP_KERNEL);
337*4882a593Smuzhiyun 	if (!girq->parents)
338*4882a593Smuzhiyun 		return -ENOMEM;
339*4882a593Smuzhiyun 	girq->parents[0] = irq;
340*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
341*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061);
344*4882a593Smuzhiyun 	if (ret)
345*4882a593Smuzhiyun 		return ret;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	amba_set_drvdata(adev, pl061);
348*4882a593Smuzhiyun 	dev_info(dev, "PL061 GPIO chip registered\n");
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #ifdef CONFIG_PM
pl061_suspend(struct device * dev)354*4882a593Smuzhiyun static int pl061_suspend(struct device *dev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct pl061 *pl061 = dev_get_drvdata(dev);
357*4882a593Smuzhiyun 	int offset;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	pl061->csave_regs.gpio_data = 0;
360*4882a593Smuzhiyun 	pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
361*4882a593Smuzhiyun 	pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
362*4882a593Smuzhiyun 	pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
363*4882a593Smuzhiyun 	pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
364*4882a593Smuzhiyun 	pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
367*4882a593Smuzhiyun 		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
368*4882a593Smuzhiyun 			pl061->csave_regs.gpio_data |=
369*4882a593Smuzhiyun 				pl061_get_value(&pl061->gc, offset) << offset;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
pl061_resume(struct device * dev)375*4882a593Smuzhiyun static int pl061_resume(struct device *dev)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct pl061 *pl061 = dev_get_drvdata(dev);
378*4882a593Smuzhiyun 	int offset;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
381*4882a593Smuzhiyun 		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
382*4882a593Smuzhiyun 			pl061_direction_output(&pl061->gc, offset,
383*4882a593Smuzhiyun 					pl061->csave_regs.gpio_data &
384*4882a593Smuzhiyun 					(BIT(offset)));
385*4882a593Smuzhiyun 		else
386*4882a593Smuzhiyun 			pl061_direction_input(&pl061->gc, offset);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
390*4882a593Smuzhiyun 	writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
391*4882a593Smuzhiyun 	writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
392*4882a593Smuzhiyun 	writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct dev_pm_ops pl061_dev_pm_ops = {
398*4882a593Smuzhiyun 	.suspend = pl061_suspend,
399*4882a593Smuzhiyun 	.resume = pl061_resume,
400*4882a593Smuzhiyun 	.freeze = pl061_suspend,
401*4882a593Smuzhiyun 	.restore = pl061_resume,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const struct amba_id pl061_ids[] = {
406*4882a593Smuzhiyun 	{
407*4882a593Smuzhiyun 		.id	= 0x00041061,
408*4882a593Smuzhiyun 		.mask	= 0x000fffff,
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun 	{ 0, 0 },
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, pl061_ids);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct amba_driver pl061_gpio_driver = {
415*4882a593Smuzhiyun 	.drv = {
416*4882a593Smuzhiyun 		.name	= "pl061_gpio",
417*4882a593Smuzhiyun #ifdef CONFIG_PM
418*4882a593Smuzhiyun 		.pm	= &pl061_dev_pm_ops,
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun 	},
421*4882a593Smuzhiyun 	.id_table	= pl061_ids,
422*4882a593Smuzhiyun 	.probe		= pl061_probe,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun module_amba_driver(pl061_gpio_driver);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
427