1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * GPIO driver for the ACCES PCIe-IDIO-24 family
4*4882a593Smuzhiyun * Copyright (C) 2018 William Breathitt Gray
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License, version 2, as
8*4882a593Smuzhiyun * published by the Free Software Foundation.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
11*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13*4882a593Smuzhiyun * General Public License for more details.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * This driver supports the following ACCES devices: PCIe-IDIO-24,
16*4882a593Smuzhiyun * PCIe-IDI-24, PCIe-IDO-24, and PCIe-IDIO-12.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #include <linux/bitmap.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun #include <linux/device.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/gpio/driver.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/irqdesc.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/spinlock.h>
29*4882a593Smuzhiyun #include <linux/types.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * PLX PEX8311 PCI LCS_INTCSR Interrupt Control/Status
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * Bit: Description
35*4882a593Smuzhiyun * 0: Enable Interrupt Sources (Bit 0)
36*4882a593Smuzhiyun * 1: Enable Interrupt Sources (Bit 1)
37*4882a593Smuzhiyun * 2: Generate Internal PCI Bus Internal SERR# Interrupt
38*4882a593Smuzhiyun * 3: Mailbox Interrupt Enable
39*4882a593Smuzhiyun * 4: Power Management Interrupt Enable
40*4882a593Smuzhiyun * 5: Power Management Interrupt
41*4882a593Smuzhiyun * 6: Slave Read Local Data Parity Check Error Enable
42*4882a593Smuzhiyun * 7: Slave Read Local Data Parity Check Error Status
43*4882a593Smuzhiyun * 8: Internal PCI Wire Interrupt Enable
44*4882a593Smuzhiyun * 9: PCI Express Doorbell Interrupt Enable
45*4882a593Smuzhiyun * 10: PCI Abort Interrupt Enable
46*4882a593Smuzhiyun * 11: Local Interrupt Input Enable
47*4882a593Smuzhiyun * 12: Retry Abort Enable
48*4882a593Smuzhiyun * 13: PCI Express Doorbell Interrupt Active
49*4882a593Smuzhiyun * 14: PCI Abort Interrupt Active
50*4882a593Smuzhiyun * 15: Local Interrupt Input Active
51*4882a593Smuzhiyun * 16: Local Interrupt Output Enable
52*4882a593Smuzhiyun * 17: Local Doorbell Interrupt Enable
53*4882a593Smuzhiyun * 18: DMA Channel 0 Interrupt Enable
54*4882a593Smuzhiyun * 19: DMA Channel 1 Interrupt Enable
55*4882a593Smuzhiyun * 20: Local Doorbell Interrupt Active
56*4882a593Smuzhiyun * 21: DMA Channel 0 Interrupt Active
57*4882a593Smuzhiyun * 22: DMA Channel 1 Interrupt Active
58*4882a593Smuzhiyun * 23: Built-In Self-Test (BIST) Interrupt Active
59*4882a593Smuzhiyun * 24: Direct Master was the Bus Master during a Master or Target Abort
60*4882a593Smuzhiyun * 25: DMA Channel 0 was the Bus Master during a Master or Target Abort
61*4882a593Smuzhiyun * 26: DMA Channel 1 was the Bus Master during a Master or Target Abort
62*4882a593Smuzhiyun * 27: Target Abort after internal 256 consecutive Master Retrys
63*4882a593Smuzhiyun * 28: PCI Bus wrote data to LCS_MBOX0
64*4882a593Smuzhiyun * 29: PCI Bus wrote data to LCS_MBOX1
65*4882a593Smuzhiyun * 30: PCI Bus wrote data to LCS_MBOX2
66*4882a593Smuzhiyun * 31: PCI Bus wrote data to LCS_MBOX3
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun #define PLX_PEX8311_PCI_LCS_INTCSR 0x68
69*4882a593Smuzhiyun #define INTCSR_INTERNAL_PCI_WIRE BIT(8)
70*4882a593Smuzhiyun #define INTCSR_LOCAL_INPUT BIT(11)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun * struct idio_24_gpio_reg - GPIO device registers structure
74*4882a593Smuzhiyun * @out0_7: Read: FET Outputs 0-7
75*4882a593Smuzhiyun * Write: FET Outputs 0-7
76*4882a593Smuzhiyun * @out8_15: Read: FET Outputs 8-15
77*4882a593Smuzhiyun * Write: FET Outputs 8-15
78*4882a593Smuzhiyun * @out16_23: Read: FET Outputs 16-23
79*4882a593Smuzhiyun * Write: FET Outputs 16-23
80*4882a593Smuzhiyun * @ttl_out0_7: Read: TTL/CMOS Outputs 0-7
81*4882a593Smuzhiyun * Write: TTL/CMOS Outputs 0-7
82*4882a593Smuzhiyun * @in0_7: Read: Isolated Inputs 0-7
83*4882a593Smuzhiyun * Write: Reserved
84*4882a593Smuzhiyun * @in8_15: Read: Isolated Inputs 8-15
85*4882a593Smuzhiyun * Write: Reserved
86*4882a593Smuzhiyun * @in16_23: Read: Isolated Inputs 16-23
87*4882a593Smuzhiyun * Write: Reserved
88*4882a593Smuzhiyun * @ttl_in0_7: Read: TTL/CMOS Inputs 0-7
89*4882a593Smuzhiyun * Write: Reserved
90*4882a593Smuzhiyun * @cos0_7: Read: COS Status Inputs 0-7
91*4882a593Smuzhiyun * Write: COS Clear Inputs 0-7
92*4882a593Smuzhiyun * @cos8_15: Read: COS Status Inputs 8-15
93*4882a593Smuzhiyun * Write: COS Clear Inputs 8-15
94*4882a593Smuzhiyun * @cos16_23: Read: COS Status Inputs 16-23
95*4882a593Smuzhiyun * Write: COS Clear Inputs 16-23
96*4882a593Smuzhiyun * @cos_ttl0_7: Read: COS Status TTL/CMOS 0-7
97*4882a593Smuzhiyun * Write: COS Clear TTL/CMOS 0-7
98*4882a593Smuzhiyun * @ctl: Read: Control Register
99*4882a593Smuzhiyun * Write: Control Register
100*4882a593Smuzhiyun * @reserved: Read: Reserved
101*4882a593Smuzhiyun * Write: Reserved
102*4882a593Smuzhiyun * @cos_enable: Read: COS Enable
103*4882a593Smuzhiyun * Write: COS Enable
104*4882a593Smuzhiyun * @soft_reset: Read: IRQ Output Pin Status
105*4882a593Smuzhiyun * Write: Software Board Reset
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun struct idio_24_gpio_reg {
108*4882a593Smuzhiyun u8 out0_7;
109*4882a593Smuzhiyun u8 out8_15;
110*4882a593Smuzhiyun u8 out16_23;
111*4882a593Smuzhiyun u8 ttl_out0_7;
112*4882a593Smuzhiyun u8 in0_7;
113*4882a593Smuzhiyun u8 in8_15;
114*4882a593Smuzhiyun u8 in16_23;
115*4882a593Smuzhiyun u8 ttl_in0_7;
116*4882a593Smuzhiyun u8 cos0_7;
117*4882a593Smuzhiyun u8 cos8_15;
118*4882a593Smuzhiyun u8 cos16_23;
119*4882a593Smuzhiyun u8 cos_ttl0_7;
120*4882a593Smuzhiyun u8 ctl;
121*4882a593Smuzhiyun u8 reserved;
122*4882a593Smuzhiyun u8 cos_enable;
123*4882a593Smuzhiyun u8 soft_reset;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun * struct idio_24_gpio - GPIO device private data structure
128*4882a593Smuzhiyun * @chip: instance of the gpio_chip
129*4882a593Smuzhiyun * @lock: synchronization lock to prevent I/O race conditions
130*4882a593Smuzhiyun * @reg: I/O address offset for the GPIO device registers
131*4882a593Smuzhiyun * @irq_mask: I/O bits affected by interrupts
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun struct idio_24_gpio {
134*4882a593Smuzhiyun struct gpio_chip chip;
135*4882a593Smuzhiyun raw_spinlock_t lock;
136*4882a593Smuzhiyun __u8 __iomem *plx;
137*4882a593Smuzhiyun struct idio_24_gpio_reg __iomem *reg;
138*4882a593Smuzhiyun unsigned long irq_mask;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
idio_24_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)141*4882a593Smuzhiyun static int idio_24_gpio_get_direction(struct gpio_chip *chip,
142*4882a593Smuzhiyun unsigned int offset)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
145*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* FET Outputs */
148*4882a593Smuzhiyun if (offset < 24)
149*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Isolated Inputs */
152*4882a593Smuzhiyun if (offset < 48)
153*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* TTL/CMOS I/O */
156*4882a593Smuzhiyun /* OUT MODE = 1 when TTL/CMOS Output Mode is set */
157*4882a593Smuzhiyun if (ioread8(&idio24gpio->reg->ctl) & out_mode_mask)
158*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
idio_24_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)163*4882a593Smuzhiyun static int idio_24_gpio_direction_input(struct gpio_chip *chip,
164*4882a593Smuzhiyun unsigned int offset)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
167*4882a593Smuzhiyun unsigned long flags;
168*4882a593Smuzhiyun unsigned int ctl_state;
169*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* TTL/CMOS I/O */
172*4882a593Smuzhiyun if (offset > 47) {
173*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Clear TTL/CMOS Output Mode */
176*4882a593Smuzhiyun ctl_state = ioread8(&idio24gpio->reg->ctl) & ~out_mode_mask;
177*4882a593Smuzhiyun iowrite8(ctl_state, &idio24gpio->reg->ctl);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
idio_24_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)185*4882a593Smuzhiyun static int idio_24_gpio_direction_output(struct gpio_chip *chip,
186*4882a593Smuzhiyun unsigned int offset, int value)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
189*4882a593Smuzhiyun unsigned long flags;
190*4882a593Smuzhiyun unsigned int ctl_state;
191*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* TTL/CMOS I/O */
194*4882a593Smuzhiyun if (offset > 47) {
195*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Set TTL/CMOS Output Mode */
198*4882a593Smuzhiyun ctl_state = ioread8(&idio24gpio->reg->ctl) | out_mode_mask;
199*4882a593Smuzhiyun iowrite8(ctl_state, &idio24gpio->reg->ctl);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun chip->set(chip, offset, value);
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
idio_24_gpio_get(struct gpio_chip * chip,unsigned int offset)208*4882a593Smuzhiyun static int idio_24_gpio_get(struct gpio_chip *chip, unsigned int offset)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
211*4882a593Smuzhiyun const unsigned long offset_mask = BIT(offset % 8);
212*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* FET Outputs */
215*4882a593Smuzhiyun if (offset < 8)
216*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->out0_7) & offset_mask);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (offset < 16)
219*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->out8_15) & offset_mask);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (offset < 24)
222*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->out16_23) & offset_mask);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Isolated Inputs */
225*4882a593Smuzhiyun if (offset < 32)
226*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->in0_7) & offset_mask);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (offset < 40)
229*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->in8_15) & offset_mask);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (offset < 48)
232*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->in16_23) & offset_mask);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* TTL/CMOS Outputs */
235*4882a593Smuzhiyun if (ioread8(&idio24gpio->reg->ctl) & out_mode_mask)
236*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->ttl_out0_7) & offset_mask);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* TTL/CMOS Inputs */
239*4882a593Smuzhiyun return !!(ioread8(&idio24gpio->reg->ttl_in0_7) & offset_mask);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
idio_24_gpio_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)242*4882a593Smuzhiyun static int idio_24_gpio_get_multiple(struct gpio_chip *chip,
243*4882a593Smuzhiyun unsigned long *mask, unsigned long *bits)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
246*4882a593Smuzhiyun unsigned long offset;
247*4882a593Smuzhiyun unsigned long gpio_mask;
248*4882a593Smuzhiyun void __iomem *ports[] = {
249*4882a593Smuzhiyun &idio24gpio->reg->out0_7, &idio24gpio->reg->out8_15,
250*4882a593Smuzhiyun &idio24gpio->reg->out16_23, &idio24gpio->reg->in0_7,
251*4882a593Smuzhiyun &idio24gpio->reg->in8_15, &idio24gpio->reg->in16_23,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun size_t index;
254*4882a593Smuzhiyun unsigned long port_state;
255*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* clear bits array to a clean slate */
258*4882a593Smuzhiyun bitmap_zero(bits, chip->ngpio);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
261*4882a593Smuzhiyun index = offset / 8;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* read bits from current gpio port (port 6 is TTL GPIO) */
264*4882a593Smuzhiyun if (index < 6)
265*4882a593Smuzhiyun port_state = ioread8(ports[index]);
266*4882a593Smuzhiyun else if (ioread8(&idio24gpio->reg->ctl) & out_mode_mask)
267*4882a593Smuzhiyun port_state = ioread8(&idio24gpio->reg->ttl_out0_7);
268*4882a593Smuzhiyun else
269*4882a593Smuzhiyun port_state = ioread8(&idio24gpio->reg->ttl_in0_7);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun port_state &= gpio_mask;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun bitmap_set_value8(bits, port_state, offset);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
idio_24_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)279*4882a593Smuzhiyun static void idio_24_gpio_set(struct gpio_chip *chip, unsigned int offset,
280*4882a593Smuzhiyun int value)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
283*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
284*4882a593Smuzhiyun void __iomem *base;
285*4882a593Smuzhiyun const unsigned int mask = BIT(offset % 8);
286*4882a593Smuzhiyun unsigned long flags;
287*4882a593Smuzhiyun unsigned int out_state;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Isolated Inputs */
290*4882a593Smuzhiyun if (offset > 23 && offset < 48)
291*4882a593Smuzhiyun return;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* TTL/CMOS Inputs */
294*4882a593Smuzhiyun if (offset > 47 && !(ioread8(&idio24gpio->reg->ctl) & out_mode_mask))
295*4882a593Smuzhiyun return;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* TTL/CMOS Outputs */
298*4882a593Smuzhiyun if (offset > 47)
299*4882a593Smuzhiyun base = &idio24gpio->reg->ttl_out0_7;
300*4882a593Smuzhiyun /* FET Outputs */
301*4882a593Smuzhiyun else if (offset > 15)
302*4882a593Smuzhiyun base = &idio24gpio->reg->out16_23;
303*4882a593Smuzhiyun else if (offset > 7)
304*4882a593Smuzhiyun base = &idio24gpio->reg->out8_15;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun base = &idio24gpio->reg->out0_7;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (value)
311*4882a593Smuzhiyun out_state = ioread8(base) | mask;
312*4882a593Smuzhiyun else
313*4882a593Smuzhiyun out_state = ioread8(base) & ~mask;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun iowrite8(out_state, base);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
idio_24_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)320*4882a593Smuzhiyun static void idio_24_gpio_set_multiple(struct gpio_chip *chip,
321*4882a593Smuzhiyun unsigned long *mask, unsigned long *bits)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
324*4882a593Smuzhiyun unsigned long offset;
325*4882a593Smuzhiyun unsigned long gpio_mask;
326*4882a593Smuzhiyun void __iomem *ports[] = {
327*4882a593Smuzhiyun &idio24gpio->reg->out0_7, &idio24gpio->reg->out8_15,
328*4882a593Smuzhiyun &idio24gpio->reg->out16_23
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun size_t index;
331*4882a593Smuzhiyun unsigned long bitmask;
332*4882a593Smuzhiyun unsigned long flags;
333*4882a593Smuzhiyun unsigned long out_state;
334*4882a593Smuzhiyun const unsigned long out_mode_mask = BIT(1);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
337*4882a593Smuzhiyun index = offset / 8;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* read bits from current gpio port (port 6 is TTL GPIO) */
344*4882a593Smuzhiyun if (index < 6) {
345*4882a593Smuzhiyun out_state = ioread8(ports[index]);
346*4882a593Smuzhiyun } else if (ioread8(&idio24gpio->reg->ctl) & out_mode_mask) {
347*4882a593Smuzhiyun out_state = ioread8(&idio24gpio->reg->ttl_out0_7);
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun /* skip TTL GPIO if set for input */
350*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
351*4882a593Smuzhiyun continue;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* set requested bit states */
355*4882a593Smuzhiyun out_state &= ~gpio_mask;
356*4882a593Smuzhiyun out_state |= bitmask;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* write bits for current gpio port (port 6 is TTL GPIO) */
359*4882a593Smuzhiyun if (index < 6)
360*4882a593Smuzhiyun iowrite8(out_state, ports[index]);
361*4882a593Smuzhiyun else
362*4882a593Smuzhiyun iowrite8(out_state, &idio24gpio->reg->ttl_out0_7);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
idio_24_irq_ack(struct irq_data * data)368*4882a593Smuzhiyun static void idio_24_irq_ack(struct irq_data *data)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
idio_24_irq_mask(struct irq_data * data)372*4882a593Smuzhiyun static void idio_24_irq_mask(struct irq_data *data)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct gpio_chip *const chip = irq_data_get_irq_chip_data(data);
375*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
376*4882a593Smuzhiyun unsigned long flags;
377*4882a593Smuzhiyun const unsigned long bit_offset = irqd_to_hwirq(data) - 24;
378*4882a593Smuzhiyun unsigned char new_irq_mask;
379*4882a593Smuzhiyun const unsigned long bank_offset = bit_offset / 8;
380*4882a593Smuzhiyun unsigned char cos_enable_state;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun idio24gpio->irq_mask &= ~BIT(bit_offset);
385*4882a593Smuzhiyun new_irq_mask = idio24gpio->irq_mask >> bank_offset * 8;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (!new_irq_mask) {
388*4882a593Smuzhiyun cos_enable_state = ioread8(&idio24gpio->reg->cos_enable);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Disable Rising Edge detection */
391*4882a593Smuzhiyun cos_enable_state &= ~BIT(bank_offset);
392*4882a593Smuzhiyun /* Disable Falling Edge detection */
393*4882a593Smuzhiyun cos_enable_state &= ~BIT(bank_offset + 4);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun iowrite8(cos_enable_state, &idio24gpio->reg->cos_enable);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
idio_24_irq_unmask(struct irq_data * data)401*4882a593Smuzhiyun static void idio_24_irq_unmask(struct irq_data *data)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct gpio_chip *const chip = irq_data_get_irq_chip_data(data);
404*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = gpiochip_get_data(chip);
405*4882a593Smuzhiyun unsigned long flags;
406*4882a593Smuzhiyun unsigned char prev_irq_mask;
407*4882a593Smuzhiyun const unsigned long bit_offset = irqd_to_hwirq(data) - 24;
408*4882a593Smuzhiyun const unsigned long bank_offset = bit_offset / 8;
409*4882a593Smuzhiyun unsigned char cos_enable_state;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun raw_spin_lock_irqsave(&idio24gpio->lock, flags);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun prev_irq_mask = idio24gpio->irq_mask >> bank_offset * 8;
414*4882a593Smuzhiyun idio24gpio->irq_mask |= BIT(bit_offset);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (!prev_irq_mask) {
417*4882a593Smuzhiyun cos_enable_state = ioread8(&idio24gpio->reg->cos_enable);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Enable Rising Edge detection */
420*4882a593Smuzhiyun cos_enable_state |= BIT(bank_offset);
421*4882a593Smuzhiyun /* Enable Falling Edge detection */
422*4882a593Smuzhiyun cos_enable_state |= BIT(bank_offset + 4);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun iowrite8(cos_enable_state, &idio24gpio->reg->cos_enable);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&idio24gpio->lock, flags);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
idio_24_irq_set_type(struct irq_data * data,unsigned int flow_type)430*4882a593Smuzhiyun static int idio_24_irq_set_type(struct irq_data *data, unsigned int flow_type)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun /* The only valid irq types are none and both-edges */
433*4882a593Smuzhiyun if (flow_type != IRQ_TYPE_NONE &&
434*4882a593Smuzhiyun (flow_type & IRQ_TYPE_EDGE_BOTH) != IRQ_TYPE_EDGE_BOTH)
435*4882a593Smuzhiyun return -EINVAL;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static struct irq_chip idio_24_irqchip = {
441*4882a593Smuzhiyun .name = "pcie-idio-24",
442*4882a593Smuzhiyun .irq_ack = idio_24_irq_ack,
443*4882a593Smuzhiyun .irq_mask = idio_24_irq_mask,
444*4882a593Smuzhiyun .irq_unmask = idio_24_irq_unmask,
445*4882a593Smuzhiyun .irq_set_type = idio_24_irq_set_type
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
idio_24_irq_handler(int irq,void * dev_id)448*4882a593Smuzhiyun static irqreturn_t idio_24_irq_handler(int irq, void *dev_id)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct idio_24_gpio *const idio24gpio = dev_id;
451*4882a593Smuzhiyun unsigned long irq_status;
452*4882a593Smuzhiyun struct gpio_chip *const chip = &idio24gpio->chip;
453*4882a593Smuzhiyun unsigned long irq_mask;
454*4882a593Smuzhiyun int gpio;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun raw_spin_lock(&idio24gpio->lock);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Read Change-Of-State status */
459*4882a593Smuzhiyun irq_status = ioread32(&idio24gpio->reg->cos0_7);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun raw_spin_unlock(&idio24gpio->lock);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Make sure our device generated IRQ */
464*4882a593Smuzhiyun if (!irq_status)
465*4882a593Smuzhiyun return IRQ_NONE;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Handle only unmasked IRQ */
468*4882a593Smuzhiyun irq_mask = idio24gpio->irq_mask & irq_status;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun for_each_set_bit(gpio, &irq_mask, chip->ngpio - 24)
471*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(chip->irq.domain,
472*4882a593Smuzhiyun gpio + 24));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun raw_spin_lock(&idio24gpio->lock);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Clear Change-Of-State status */
477*4882a593Smuzhiyun iowrite32(irq_status, &idio24gpio->reg->cos0_7);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun raw_spin_unlock(&idio24gpio->lock);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return IRQ_HANDLED;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #define IDIO_24_NGPIO 56
485*4882a593Smuzhiyun static const char *idio_24_names[IDIO_24_NGPIO] = {
486*4882a593Smuzhiyun "OUT0", "OUT1", "OUT2", "OUT3", "OUT4", "OUT5", "OUT6", "OUT7",
487*4882a593Smuzhiyun "OUT8", "OUT9", "OUT10", "OUT11", "OUT12", "OUT13", "OUT14", "OUT15",
488*4882a593Smuzhiyun "OUT16", "OUT17", "OUT18", "OUT19", "OUT20", "OUT21", "OUT22", "OUT23",
489*4882a593Smuzhiyun "IIN0", "IIN1", "IIN2", "IIN3", "IIN4", "IIN5", "IIN6", "IIN7",
490*4882a593Smuzhiyun "IIN8", "IIN9", "IIN10", "IIN11", "IIN12", "IIN13", "IIN14", "IIN15",
491*4882a593Smuzhiyun "IIN16", "IIN17", "IIN18", "IIN19", "IIN20", "IIN21", "IIN22", "IIN23",
492*4882a593Smuzhiyun "TTL0", "TTL1", "TTL2", "TTL3", "TTL4", "TTL5", "TTL6", "TTL7"
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
idio_24_probe(struct pci_dev * pdev,const struct pci_device_id * id)495*4882a593Smuzhiyun static int idio_24_probe(struct pci_dev *pdev, const struct pci_device_id *id)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct device *const dev = &pdev->dev;
498*4882a593Smuzhiyun struct idio_24_gpio *idio24gpio;
499*4882a593Smuzhiyun int err;
500*4882a593Smuzhiyun const size_t pci_plx_bar_index = 1;
501*4882a593Smuzhiyun const size_t pci_bar_index = 2;
502*4882a593Smuzhiyun const char *const name = pci_name(pdev);
503*4882a593Smuzhiyun struct gpio_irq_chip *girq;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun idio24gpio = devm_kzalloc(dev, sizeof(*idio24gpio), GFP_KERNEL);
506*4882a593Smuzhiyun if (!idio24gpio)
507*4882a593Smuzhiyun return -ENOMEM;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun err = pcim_enable_device(pdev);
510*4882a593Smuzhiyun if (err) {
511*4882a593Smuzhiyun dev_err(dev, "Failed to enable PCI device (%d)\n", err);
512*4882a593Smuzhiyun return err;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun err = pcim_iomap_regions(pdev, BIT(pci_plx_bar_index) | BIT(pci_bar_index), name);
516*4882a593Smuzhiyun if (err) {
517*4882a593Smuzhiyun dev_err(dev, "Unable to map PCI I/O addresses (%d)\n", err);
518*4882a593Smuzhiyun return err;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun idio24gpio->plx = pcim_iomap_table(pdev)[pci_plx_bar_index];
522*4882a593Smuzhiyun idio24gpio->reg = pcim_iomap_table(pdev)[pci_bar_index];
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun idio24gpio->chip.label = name;
525*4882a593Smuzhiyun idio24gpio->chip.parent = dev;
526*4882a593Smuzhiyun idio24gpio->chip.owner = THIS_MODULE;
527*4882a593Smuzhiyun idio24gpio->chip.base = -1;
528*4882a593Smuzhiyun idio24gpio->chip.ngpio = IDIO_24_NGPIO;
529*4882a593Smuzhiyun idio24gpio->chip.names = idio_24_names;
530*4882a593Smuzhiyun idio24gpio->chip.get_direction = idio_24_gpio_get_direction;
531*4882a593Smuzhiyun idio24gpio->chip.direction_input = idio_24_gpio_direction_input;
532*4882a593Smuzhiyun idio24gpio->chip.direction_output = idio_24_gpio_direction_output;
533*4882a593Smuzhiyun idio24gpio->chip.get = idio_24_gpio_get;
534*4882a593Smuzhiyun idio24gpio->chip.get_multiple = idio_24_gpio_get_multiple;
535*4882a593Smuzhiyun idio24gpio->chip.set = idio_24_gpio_set;
536*4882a593Smuzhiyun idio24gpio->chip.set_multiple = idio_24_gpio_set_multiple;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun girq = &idio24gpio->chip.irq;
539*4882a593Smuzhiyun girq->chip = &idio_24_irqchip;
540*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
541*4882a593Smuzhiyun girq->parent_handler = NULL;
542*4882a593Smuzhiyun girq->num_parents = 0;
543*4882a593Smuzhiyun girq->parents = NULL;
544*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
545*4882a593Smuzhiyun girq->handler = handle_edge_irq;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun raw_spin_lock_init(&idio24gpio->lock);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Software board reset */
550*4882a593Smuzhiyun iowrite8(0, &idio24gpio->reg->soft_reset);
551*4882a593Smuzhiyun /*
552*4882a593Smuzhiyun * enable PLX PEX8311 internal PCI wire interrupt and local interrupt
553*4882a593Smuzhiyun * input
554*4882a593Smuzhiyun */
555*4882a593Smuzhiyun iowrite8((INTCSR_INTERNAL_PCI_WIRE | INTCSR_LOCAL_INPUT) >> 8,
556*4882a593Smuzhiyun idio24gpio->plx + PLX_PEX8311_PCI_LCS_INTCSR + 1);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun err = devm_gpiochip_add_data(dev, &idio24gpio->chip, idio24gpio);
559*4882a593Smuzhiyun if (err) {
560*4882a593Smuzhiyun dev_err(dev, "GPIO registering failed (%d)\n", err);
561*4882a593Smuzhiyun return err;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun err = devm_request_irq(dev, pdev->irq, idio_24_irq_handler, IRQF_SHARED,
565*4882a593Smuzhiyun name, idio24gpio);
566*4882a593Smuzhiyun if (err) {
567*4882a593Smuzhiyun dev_err(dev, "IRQ handler registering failed (%d)\n", err);
568*4882a593Smuzhiyun return err;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct pci_device_id idio_24_pci_dev_id[] = {
575*4882a593Smuzhiyun { PCI_DEVICE(0x494F, 0x0FD0) }, { PCI_DEVICE(0x494F, 0x0BD0) },
576*4882a593Smuzhiyun { PCI_DEVICE(0x494F, 0x07D0) }, { PCI_DEVICE(0x494F, 0x0FC0) },
577*4882a593Smuzhiyun { 0 }
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, idio_24_pci_dev_id);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static struct pci_driver idio_24_driver = {
582*4882a593Smuzhiyun .name = "pcie-idio-24",
583*4882a593Smuzhiyun .id_table = idio_24_pci_dev_id,
584*4882a593Smuzhiyun .probe = idio_24_probe
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun module_pci_driver(idio_24_driver);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
590*4882a593Smuzhiyun MODULE_DESCRIPTION("ACCES PCIe-IDIO-24 GPIO driver");
591*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
592