xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-pci-idio-16.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO driver for the ACCES PCI-IDIO-16
4*4882a593Smuzhiyun  * Copyright (C) 2017 William Breathitt Gray
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/bitmap.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/irqdesc.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /**
20*4882a593Smuzhiyun  * struct idio_16_gpio_reg - GPIO device registers structure
21*4882a593Smuzhiyun  * @out0_7:	Read: FET Drive Outputs 0-7
22*4882a593Smuzhiyun  *		Write: FET Drive Outputs 0-7
23*4882a593Smuzhiyun  * @in0_7:	Read: Isolated Inputs 0-7
24*4882a593Smuzhiyun  *		Write: Clear Interrupt
25*4882a593Smuzhiyun  * @irq_ctl:	Read: Enable IRQ
26*4882a593Smuzhiyun  *		Write: Disable IRQ
27*4882a593Smuzhiyun  * @filter_ctl:	Read: Activate Input Filters 0-15
28*4882a593Smuzhiyun  *		Write: Deactivate Input Filters 0-15
29*4882a593Smuzhiyun  * @out8_15:	Read: FET Drive Outputs 8-15
30*4882a593Smuzhiyun  *		Write: FET Drive Outputs 8-15
31*4882a593Smuzhiyun  * @in8_15:	Read: Isolated Inputs 8-15
32*4882a593Smuzhiyun  *		Write: Unused
33*4882a593Smuzhiyun  * @irq_status:	Read: Interrupt status
34*4882a593Smuzhiyun  *		Write: Unused
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun struct idio_16_gpio_reg {
37*4882a593Smuzhiyun 	u8 out0_7;
38*4882a593Smuzhiyun 	u8 in0_7;
39*4882a593Smuzhiyun 	u8 irq_ctl;
40*4882a593Smuzhiyun 	u8 filter_ctl;
41*4882a593Smuzhiyun 	u8 out8_15;
42*4882a593Smuzhiyun 	u8 in8_15;
43*4882a593Smuzhiyun 	u8 irq_status;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun  * struct idio_16_gpio - GPIO device private data structure
48*4882a593Smuzhiyun  * @chip:	instance of the gpio_chip
49*4882a593Smuzhiyun  * @lock:	synchronization lock to prevent I/O race conditions
50*4882a593Smuzhiyun  * @reg:	I/O address offset for the GPIO device registers
51*4882a593Smuzhiyun  * @irq_mask:	I/O bits affected by interrupts
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun struct idio_16_gpio {
54*4882a593Smuzhiyun 	struct gpio_chip chip;
55*4882a593Smuzhiyun 	raw_spinlock_t lock;
56*4882a593Smuzhiyun 	struct idio_16_gpio_reg __iomem *reg;
57*4882a593Smuzhiyun 	unsigned long irq_mask;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
idio_16_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)60*4882a593Smuzhiyun static int idio_16_gpio_get_direction(struct gpio_chip *chip,
61*4882a593Smuzhiyun 	unsigned int offset)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	if (offset > 15)
64*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_OUT;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
idio_16_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)69*4882a593Smuzhiyun static int idio_16_gpio_direction_input(struct gpio_chip *chip,
70*4882a593Smuzhiyun 	unsigned int offset)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
idio_16_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)75*4882a593Smuzhiyun static int idio_16_gpio_direction_output(struct gpio_chip *chip,
76*4882a593Smuzhiyun 	unsigned int offset, int value)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	chip->set(chip, offset, value);
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
idio_16_gpio_get(struct gpio_chip * chip,unsigned int offset)82*4882a593Smuzhiyun static int idio_16_gpio_get(struct gpio_chip *chip, unsigned int offset)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
85*4882a593Smuzhiyun 	unsigned long mask = BIT(offset);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (offset < 8)
88*4882a593Smuzhiyun 		return !!(ioread8(&idio16gpio->reg->out0_7) & mask);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (offset < 16)
91*4882a593Smuzhiyun 		return !!(ioread8(&idio16gpio->reg->out8_15) & (mask >> 8));
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (offset < 24)
94*4882a593Smuzhiyun 		return !!(ioread8(&idio16gpio->reg->in0_7) & (mask >> 16));
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return !!(ioread8(&idio16gpio->reg->in8_15) & (mask >> 24));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
idio_16_gpio_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)99*4882a593Smuzhiyun static int idio_16_gpio_get_multiple(struct gpio_chip *chip,
100*4882a593Smuzhiyun 	unsigned long *mask, unsigned long *bits)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
103*4882a593Smuzhiyun 	unsigned long offset;
104*4882a593Smuzhiyun 	unsigned long gpio_mask;
105*4882a593Smuzhiyun 	void __iomem *ports[] = {
106*4882a593Smuzhiyun 		&idio16gpio->reg->out0_7, &idio16gpio->reg->out8_15,
107*4882a593Smuzhiyun 		&idio16gpio->reg->in0_7, &idio16gpio->reg->in8_15,
108*4882a593Smuzhiyun 	};
109*4882a593Smuzhiyun 	void __iomem *port_addr;
110*4882a593Smuzhiyun 	unsigned long port_state;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* clear bits array to a clean slate */
113*4882a593Smuzhiyun 	bitmap_zero(bits, chip->ngpio);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
116*4882a593Smuzhiyun 		port_addr = ports[offset / 8];
117*4882a593Smuzhiyun 		port_state = ioread8(port_addr) & gpio_mask;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		bitmap_set_value8(bits, port_state, offset);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
idio_16_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)125*4882a593Smuzhiyun static void idio_16_gpio_set(struct gpio_chip *chip, unsigned int offset,
126*4882a593Smuzhiyun 	int value)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
129*4882a593Smuzhiyun 	unsigned int mask = BIT(offset);
130*4882a593Smuzhiyun 	void __iomem *base;
131*4882a593Smuzhiyun 	unsigned long flags;
132*4882a593Smuzhiyun 	unsigned int out_state;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (offset > 15)
135*4882a593Smuzhiyun 		return;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (offset > 7) {
138*4882a593Smuzhiyun 		mask >>= 8;
139*4882a593Smuzhiyun 		base = &idio16gpio->reg->out8_15;
140*4882a593Smuzhiyun 	} else
141*4882a593Smuzhiyun 		base = &idio16gpio->reg->out0_7;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&idio16gpio->lock, flags);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (value)
146*4882a593Smuzhiyun 		out_state = ioread8(base) | mask;
147*4882a593Smuzhiyun 	else
148*4882a593Smuzhiyun 		out_state = ioread8(base) & ~mask;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	iowrite8(out_state, base);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&idio16gpio->lock, flags);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
idio_16_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)155*4882a593Smuzhiyun static void idio_16_gpio_set_multiple(struct gpio_chip *chip,
156*4882a593Smuzhiyun 	unsigned long *mask, unsigned long *bits)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
159*4882a593Smuzhiyun 	unsigned long offset;
160*4882a593Smuzhiyun 	unsigned long gpio_mask;
161*4882a593Smuzhiyun 	void __iomem *ports[] = {
162*4882a593Smuzhiyun 		&idio16gpio->reg->out0_7, &idio16gpio->reg->out8_15,
163*4882a593Smuzhiyun 	};
164*4882a593Smuzhiyun 	size_t index;
165*4882a593Smuzhiyun 	void __iomem *port_addr;
166*4882a593Smuzhiyun 	unsigned long bitmask;
167*4882a593Smuzhiyun 	unsigned long flags;
168*4882a593Smuzhiyun 	unsigned long out_state;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
171*4882a593Smuzhiyun 		index = offset / 8;
172*4882a593Smuzhiyun 		port_addr = ports[index];
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&idio16gpio->lock, flags);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		out_state = ioread8(port_addr) & ~gpio_mask;
179*4882a593Smuzhiyun 		out_state |= bitmask;
180*4882a593Smuzhiyun 		iowrite8(out_state, port_addr);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&idio16gpio->lock, flags);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
idio_16_irq_ack(struct irq_data * data)186*4882a593Smuzhiyun static void idio_16_irq_ack(struct irq_data *data)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
idio_16_irq_mask(struct irq_data * data)190*4882a593Smuzhiyun static void idio_16_irq_mask(struct irq_data *data)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
193*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
194*4882a593Smuzhiyun 	const unsigned long mask = BIT(irqd_to_hwirq(data));
195*4882a593Smuzhiyun 	unsigned long flags;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	idio16gpio->irq_mask &= ~mask;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (!idio16gpio->irq_mask) {
200*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&idio16gpio->lock, flags);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		iowrite8(0, &idio16gpio->reg->irq_ctl);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&idio16gpio->lock, flags);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
idio_16_irq_unmask(struct irq_data * data)208*4882a593Smuzhiyun static void idio_16_irq_unmask(struct irq_data *data)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
211*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(chip);
212*4882a593Smuzhiyun 	const unsigned long mask = BIT(irqd_to_hwirq(data));
213*4882a593Smuzhiyun 	const unsigned long prev_irq_mask = idio16gpio->irq_mask;
214*4882a593Smuzhiyun 	unsigned long flags;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	idio16gpio->irq_mask |= mask;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (!prev_irq_mask) {
219*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&idio16gpio->lock, flags);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		ioread8(&idio16gpio->reg->irq_ctl);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&idio16gpio->lock, flags);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
idio_16_irq_set_type(struct irq_data * data,unsigned int flow_type)227*4882a593Smuzhiyun static int idio_16_irq_set_type(struct irq_data *data, unsigned int flow_type)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	/* The only valid irq types are none and both-edges */
230*4882a593Smuzhiyun 	if (flow_type != IRQ_TYPE_NONE &&
231*4882a593Smuzhiyun 		(flow_type & IRQ_TYPE_EDGE_BOTH) != IRQ_TYPE_EDGE_BOTH)
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static struct irq_chip idio_16_irqchip = {
238*4882a593Smuzhiyun 	.name = "pci-idio-16",
239*4882a593Smuzhiyun 	.irq_ack = idio_16_irq_ack,
240*4882a593Smuzhiyun 	.irq_mask = idio_16_irq_mask,
241*4882a593Smuzhiyun 	.irq_unmask = idio_16_irq_unmask,
242*4882a593Smuzhiyun 	.irq_set_type = idio_16_irq_set_type
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
idio_16_irq_handler(int irq,void * dev_id)245*4882a593Smuzhiyun static irqreturn_t idio_16_irq_handler(int irq, void *dev_id)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = dev_id;
248*4882a593Smuzhiyun 	unsigned int irq_status;
249*4882a593Smuzhiyun 	struct gpio_chip *const chip = &idio16gpio->chip;
250*4882a593Smuzhiyun 	int gpio;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	raw_spin_lock(&idio16gpio->lock);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	irq_status = ioread8(&idio16gpio->reg->irq_status);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	raw_spin_unlock(&idio16gpio->lock);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Make sure our device generated IRQ */
259*4882a593Smuzhiyun 	if (!(irq_status & 0x3) || !(irq_status & 0x4))
260*4882a593Smuzhiyun 		return IRQ_NONE;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	for_each_set_bit(gpio, &idio16gpio->irq_mask, chip->ngpio)
263*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(chip->irq.domain, gpio));
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	raw_spin_lock(&idio16gpio->lock);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Clear interrupt */
268*4882a593Smuzhiyun 	iowrite8(0, &idio16gpio->reg->in0_7);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	raw_spin_unlock(&idio16gpio->lock);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return IRQ_HANDLED;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define IDIO_16_NGPIO 32
276*4882a593Smuzhiyun static const char *idio_16_names[IDIO_16_NGPIO] = {
277*4882a593Smuzhiyun 	"OUT0", "OUT1", "OUT2", "OUT3", "OUT4", "OUT5", "OUT6", "OUT7",
278*4882a593Smuzhiyun 	"OUT8", "OUT9", "OUT10", "OUT11", "OUT12", "OUT13", "OUT14", "OUT15",
279*4882a593Smuzhiyun 	"IIN0", "IIN1", "IIN2", "IIN3", "IIN4", "IIN5", "IIN6", "IIN7",
280*4882a593Smuzhiyun 	"IIN8", "IIN9", "IIN10", "IIN11", "IIN12", "IIN13", "IIN14", "IIN15"
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
idio_16_irq_init_hw(struct gpio_chip * gc)283*4882a593Smuzhiyun static int idio_16_irq_init_hw(struct gpio_chip *gc)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct idio_16_gpio *const idio16gpio = gpiochip_get_data(gc);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Disable IRQ by default and clear any pending interrupt */
288*4882a593Smuzhiyun 	iowrite8(0, &idio16gpio->reg->irq_ctl);
289*4882a593Smuzhiyun 	iowrite8(0, &idio16gpio->reg->in0_7);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
idio_16_probe(struct pci_dev * pdev,const struct pci_device_id * id)294*4882a593Smuzhiyun static int idio_16_probe(struct pci_dev *pdev, const struct pci_device_id *id)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct device *const dev = &pdev->dev;
297*4882a593Smuzhiyun 	struct idio_16_gpio *idio16gpio;
298*4882a593Smuzhiyun 	int err;
299*4882a593Smuzhiyun 	const size_t pci_bar_index = 2;
300*4882a593Smuzhiyun 	const char *const name = pci_name(pdev);
301*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	idio16gpio = devm_kzalloc(dev, sizeof(*idio16gpio), GFP_KERNEL);
304*4882a593Smuzhiyun 	if (!idio16gpio)
305*4882a593Smuzhiyun 		return -ENOMEM;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	err = pcim_enable_device(pdev);
308*4882a593Smuzhiyun 	if (err) {
309*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable PCI device (%d)\n", err);
310*4882a593Smuzhiyun 		return err;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	err = pcim_iomap_regions(pdev, BIT(pci_bar_index), name);
314*4882a593Smuzhiyun 	if (err) {
315*4882a593Smuzhiyun 		dev_err(dev, "Unable to map PCI I/O addresses (%d)\n", err);
316*4882a593Smuzhiyun 		return err;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	idio16gpio->reg = pcim_iomap_table(pdev)[pci_bar_index];
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* Deactivate input filters */
322*4882a593Smuzhiyun 	iowrite8(0, &idio16gpio->reg->filter_ctl);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	idio16gpio->chip.label = name;
325*4882a593Smuzhiyun 	idio16gpio->chip.parent = dev;
326*4882a593Smuzhiyun 	idio16gpio->chip.owner = THIS_MODULE;
327*4882a593Smuzhiyun 	idio16gpio->chip.base = -1;
328*4882a593Smuzhiyun 	idio16gpio->chip.ngpio = IDIO_16_NGPIO;
329*4882a593Smuzhiyun 	idio16gpio->chip.names = idio_16_names;
330*4882a593Smuzhiyun 	idio16gpio->chip.get_direction = idio_16_gpio_get_direction;
331*4882a593Smuzhiyun 	idio16gpio->chip.direction_input = idio_16_gpio_direction_input;
332*4882a593Smuzhiyun 	idio16gpio->chip.direction_output = idio_16_gpio_direction_output;
333*4882a593Smuzhiyun 	idio16gpio->chip.get = idio_16_gpio_get;
334*4882a593Smuzhiyun 	idio16gpio->chip.get_multiple = idio_16_gpio_get_multiple;
335*4882a593Smuzhiyun 	idio16gpio->chip.set = idio_16_gpio_set;
336*4882a593Smuzhiyun 	idio16gpio->chip.set_multiple = idio_16_gpio_set_multiple;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	girq = &idio16gpio->chip.irq;
339*4882a593Smuzhiyun 	girq->chip = &idio_16_irqchip;
340*4882a593Smuzhiyun 	/* This will let us handle the parent IRQ in the driver */
341*4882a593Smuzhiyun 	girq->parent_handler = NULL;
342*4882a593Smuzhiyun 	girq->num_parents = 0;
343*4882a593Smuzhiyun 	girq->parents = NULL;
344*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
345*4882a593Smuzhiyun 	girq->handler = handle_edge_irq;
346*4882a593Smuzhiyun 	girq->init_hw = idio_16_irq_init_hw;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	raw_spin_lock_init(&idio16gpio->lock);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	err = devm_gpiochip_add_data(dev, &idio16gpio->chip, idio16gpio);
351*4882a593Smuzhiyun 	if (err) {
352*4882a593Smuzhiyun 		dev_err(dev, "GPIO registering failed (%d)\n", err);
353*4882a593Smuzhiyun 		return err;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	err = devm_request_irq(dev, pdev->irq, idio_16_irq_handler, IRQF_SHARED,
357*4882a593Smuzhiyun 		name, idio16gpio);
358*4882a593Smuzhiyun 	if (err) {
359*4882a593Smuzhiyun 		dev_err(dev, "IRQ handler registering failed (%d)\n", err);
360*4882a593Smuzhiyun 		return err;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct pci_device_id idio_16_pci_dev_id[] = {
367*4882a593Smuzhiyun 	{ PCI_DEVICE(0x494F, 0x0DC8) }, { 0 }
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, idio_16_pci_dev_id);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static struct pci_driver idio_16_driver = {
372*4882a593Smuzhiyun 	.name = "pci-idio-16",
373*4882a593Smuzhiyun 	.id_table = idio_16_pci_dev_id,
374*4882a593Smuzhiyun 	.probe = idio_16_probe
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun module_pci_driver(idio_16_driver);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
380*4882a593Smuzhiyun MODULE_DESCRIPTION("ACCES PCI-IDIO-16 GPIO driver");
381*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
382