xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-mxs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
4*4882a593Smuzhiyun // Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Based on code from Freescale,
7*4882a593Smuzhiyun // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/gpio/driver.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MXS_SET		0x4
24*4882a593Smuzhiyun #define MXS_CLR		0x8
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PINCTRL_DOUT(p)		((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
27*4882a593Smuzhiyun #define PINCTRL_DIN(p)		((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
28*4882a593Smuzhiyun #define PINCTRL_DOE(p)		((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
29*4882a593Smuzhiyun #define PINCTRL_PIN2IRQ(p)	((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
30*4882a593Smuzhiyun #define PINCTRL_IRQEN(p)	((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
31*4882a593Smuzhiyun #define PINCTRL_IRQLEV(p)	((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
32*4882a593Smuzhiyun #define PINCTRL_IRQPOL(p)	((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
33*4882a593Smuzhiyun #define PINCTRL_IRQSTAT(p)	((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define GPIO_INT_FALL_EDGE	0x0
36*4882a593Smuzhiyun #define GPIO_INT_LOW_LEV	0x1
37*4882a593Smuzhiyun #define GPIO_INT_RISE_EDGE	0x2
38*4882a593Smuzhiyun #define GPIO_INT_HIGH_LEV	0x3
39*4882a593Smuzhiyun #define GPIO_INT_LEV_MASK	(1 << 0)
40*4882a593Smuzhiyun #define GPIO_INT_POL_MASK	(1 << 1)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum mxs_gpio_id {
43*4882a593Smuzhiyun 	IMX23_GPIO,
44*4882a593Smuzhiyun 	IMX28_GPIO,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct mxs_gpio_port {
48*4882a593Smuzhiyun 	void __iomem *base;
49*4882a593Smuzhiyun 	int id;
50*4882a593Smuzhiyun 	int irq;
51*4882a593Smuzhiyun 	struct irq_domain *domain;
52*4882a593Smuzhiyun 	struct gpio_chip gc;
53*4882a593Smuzhiyun 	struct device *dev;
54*4882a593Smuzhiyun 	enum mxs_gpio_id devid;
55*4882a593Smuzhiyun 	u32 both_edges;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
is_imx23_gpio(struct mxs_gpio_port * port)58*4882a593Smuzhiyun static inline int is_imx23_gpio(struct mxs_gpio_port *port)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return port->devid == IMX23_GPIO;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
is_imx28_gpio(struct mxs_gpio_port * port)63*4882a593Smuzhiyun static inline int is_imx28_gpio(struct mxs_gpio_port *port)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	return port->devid == IMX28_GPIO;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Note: This driver assumes 32 GPIOs are handled in one register */
69*4882a593Smuzhiyun 
mxs_gpio_set_irq_type(struct irq_data * d,unsigned int type)70*4882a593Smuzhiyun static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 val;
73*4882a593Smuzhiyun 	u32 pin_mask = 1 << d->hwirq;
74*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
75*4882a593Smuzhiyun 	struct irq_chip_type *ct = irq_data_get_chip_type(d);
76*4882a593Smuzhiyun 	struct mxs_gpio_port *port = gc->private;
77*4882a593Smuzhiyun 	void __iomem *pin_addr;
78*4882a593Smuzhiyun 	int edge;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (!(ct->type & type))
81*4882a593Smuzhiyun 		if (irq_setup_alt_chip(d, type))
82*4882a593Smuzhiyun 			return -EINVAL;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	port->both_edges &= ~pin_mask;
85*4882a593Smuzhiyun 	switch (type) {
86*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
87*4882a593Smuzhiyun 		val = readl(port->base + PINCTRL_DIN(port)) & pin_mask;
88*4882a593Smuzhiyun 		if (val)
89*4882a593Smuzhiyun 			edge = GPIO_INT_FALL_EDGE;
90*4882a593Smuzhiyun 		else
91*4882a593Smuzhiyun 			edge = GPIO_INT_RISE_EDGE;
92*4882a593Smuzhiyun 		port->both_edges |= pin_mask;
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
95*4882a593Smuzhiyun 		edge = GPIO_INT_RISE_EDGE;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
98*4882a593Smuzhiyun 		edge = GPIO_INT_FALL_EDGE;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
101*4882a593Smuzhiyun 		edge = GPIO_INT_LOW_LEV;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
104*4882a593Smuzhiyun 		edge = GPIO_INT_HIGH_LEV;
105*4882a593Smuzhiyun 		break;
106*4882a593Smuzhiyun 	default:
107*4882a593Smuzhiyun 		return -EINVAL;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* set level or edge */
111*4882a593Smuzhiyun 	pin_addr = port->base + PINCTRL_IRQLEV(port);
112*4882a593Smuzhiyun 	if (edge & GPIO_INT_LEV_MASK) {
113*4882a593Smuzhiyun 		writel(pin_mask, pin_addr + MXS_SET);
114*4882a593Smuzhiyun 		writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
115*4882a593Smuzhiyun 	} else {
116*4882a593Smuzhiyun 		writel(pin_mask, pin_addr + MXS_CLR);
117*4882a593Smuzhiyun 		writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* set polarity */
121*4882a593Smuzhiyun 	pin_addr = port->base + PINCTRL_IRQPOL(port);
122*4882a593Smuzhiyun 	if (edge & GPIO_INT_POL_MASK)
123*4882a593Smuzhiyun 		writel(pin_mask, pin_addr + MXS_SET);
124*4882a593Smuzhiyun 	else
125*4882a593Smuzhiyun 		writel(pin_mask, pin_addr + MXS_CLR);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	writel(pin_mask, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
mxs_flip_edge(struct mxs_gpio_port * port,u32 gpio)132*4882a593Smuzhiyun static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	u32 bit, val, edge;
135*4882a593Smuzhiyun 	void __iomem *pin_addr;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	bit = 1 << gpio;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	pin_addr = port->base + PINCTRL_IRQPOL(port);
140*4882a593Smuzhiyun 	val = readl(pin_addr);
141*4882a593Smuzhiyun 	edge = val & bit;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (edge)
144*4882a593Smuzhiyun 		writel(bit, pin_addr + MXS_CLR);
145*4882a593Smuzhiyun 	else
146*4882a593Smuzhiyun 		writel(bit, pin_addr + MXS_SET);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* MXS has one interrupt *per* gpio port */
mxs_gpio_irq_handler(struct irq_desc * desc)150*4882a593Smuzhiyun static void mxs_gpio_irq_handler(struct irq_desc *desc)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	u32 irq_stat;
153*4882a593Smuzhiyun 	struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	desc->irq_data.chip->irq_ack(&desc->irq_data);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
158*4882a593Smuzhiyun 			readl(port->base + PINCTRL_IRQEN(port));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	while (irq_stat != 0) {
161*4882a593Smuzhiyun 		int irqoffset = fls(irq_stat) - 1;
162*4882a593Smuzhiyun 		if (port->both_edges & (1 << irqoffset))
163*4882a593Smuzhiyun 			mxs_flip_edge(port, irqoffset);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
166*4882a593Smuzhiyun 		irq_stat &= ~(1 << irqoffset);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun  * Set interrupt number "irq" in the GPIO as a wake-up source.
172*4882a593Smuzhiyun  * While system is running, all registered GPIO interrupts need to have
173*4882a593Smuzhiyun  * wake-up enabled. When system is suspended, only selected GPIO interrupts
174*4882a593Smuzhiyun  * need to have wake-up enabled.
175*4882a593Smuzhiyun  * @param  irq          interrupt source number
176*4882a593Smuzhiyun  * @param  enable       enable as wake-up if equal to non-zero
177*4882a593Smuzhiyun  * @return       This function returns 0 on success.
178*4882a593Smuzhiyun  */
mxs_gpio_set_wake_irq(struct irq_data * d,unsigned int enable)179*4882a593Smuzhiyun static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
182*4882a593Smuzhiyun 	struct mxs_gpio_port *port = gc->private;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (enable)
185*4882a593Smuzhiyun 		enable_irq_wake(port->irq);
186*4882a593Smuzhiyun 	else
187*4882a593Smuzhiyun 		disable_irq_wake(port->irq);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mxs_gpio_init_gc(struct mxs_gpio_port * port,int irq_base)192*4882a593Smuzhiyun static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
195*4882a593Smuzhiyun 	struct irq_chip_type *ct;
196*4882a593Smuzhiyun 	int rv;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
199*4882a593Smuzhiyun 					 port->base, handle_level_irq);
200*4882a593Smuzhiyun 	if (!gc)
201*4882a593Smuzhiyun 		return -ENOMEM;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	gc->private = port;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ct = &gc->chip_types[0];
206*4882a593Smuzhiyun 	ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
207*4882a593Smuzhiyun 	ct->chip.irq_ack = irq_gc_ack_set_bit;
208*4882a593Smuzhiyun 	ct->chip.irq_mask = irq_gc_mask_disable_reg;
209*4882a593Smuzhiyun 	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
210*4882a593Smuzhiyun 	ct->chip.irq_set_type = mxs_gpio_set_irq_type;
211*4882a593Smuzhiyun 	ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
212*4882a593Smuzhiyun 	ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
213*4882a593Smuzhiyun 	ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
214*4882a593Smuzhiyun 	ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
215*4882a593Smuzhiyun 	ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	ct = &gc->chip_types[1];
218*4882a593Smuzhiyun 	ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
219*4882a593Smuzhiyun 	ct->chip.irq_ack = irq_gc_ack_set_bit;
220*4882a593Smuzhiyun 	ct->chip.irq_mask = irq_gc_mask_disable_reg;
221*4882a593Smuzhiyun 	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
222*4882a593Smuzhiyun 	ct->chip.irq_set_type = mxs_gpio_set_irq_type;
223*4882a593Smuzhiyun 	ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
224*4882a593Smuzhiyun 	ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
225*4882a593Smuzhiyun 	ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
226*4882a593Smuzhiyun 	ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
227*4882a593Smuzhiyun 	ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
228*4882a593Smuzhiyun 	ct->handler = handle_level_irq;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
231*4882a593Smuzhiyun 					 IRQ_GC_INIT_NESTED_LOCK,
232*4882a593Smuzhiyun 					 IRQ_NOREQUEST, 0);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return rv;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
mxs_gpio_to_irq(struct gpio_chip * gc,unsigned offset)237*4882a593Smuzhiyun static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct mxs_gpio_port *port = gpiochip_get_data(gc);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return irq_find_mapping(port->domain, offset);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
mxs_gpio_get_direction(struct gpio_chip * gc,unsigned offset)244*4882a593Smuzhiyun static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct mxs_gpio_port *port = gpiochip_get_data(gc);
247*4882a593Smuzhiyun 	u32 mask = 1 << offset;
248*4882a593Smuzhiyun 	u32 dir;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	dir = readl(port->base + PINCTRL_DOE(port));
251*4882a593Smuzhiyun 	if (dir & mask)
252*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const struct platform_device_id mxs_gpio_ids[] = {
258*4882a593Smuzhiyun 	{
259*4882a593Smuzhiyun 		.name = "imx23-gpio",
260*4882a593Smuzhiyun 		.driver_data = IMX23_GPIO,
261*4882a593Smuzhiyun 	}, {
262*4882a593Smuzhiyun 		.name = "imx28-gpio",
263*4882a593Smuzhiyun 		.driver_data = IMX28_GPIO,
264*4882a593Smuzhiyun 	}, {
265*4882a593Smuzhiyun 		/* sentinel */
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const struct of_device_id mxs_gpio_dt_ids[] = {
271*4882a593Smuzhiyun 	{ .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
272*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
273*4882a593Smuzhiyun 	{ /* sentinel */ }
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
276*4882a593Smuzhiyun 
mxs_gpio_probe(struct platform_device * pdev)277*4882a593Smuzhiyun static int mxs_gpio_probe(struct platform_device *pdev)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
280*4882a593Smuzhiyun 	struct device_node *parent;
281*4882a593Smuzhiyun 	static void __iomem *base;
282*4882a593Smuzhiyun 	struct mxs_gpio_port *port;
283*4882a593Smuzhiyun 	int irq_base;
284*4882a593Smuzhiyun 	int err;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
287*4882a593Smuzhiyun 	if (!port)
288*4882a593Smuzhiyun 		return -ENOMEM;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	port->id = of_alias_get_id(np, "gpio");
291*4882a593Smuzhiyun 	if (port->id < 0)
292*4882a593Smuzhiyun 		return port->id;
293*4882a593Smuzhiyun 	port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev);
294*4882a593Smuzhiyun 	port->dev = &pdev->dev;
295*4882a593Smuzhiyun 	port->irq = platform_get_irq(pdev, 0);
296*4882a593Smuzhiyun 	if (port->irq < 0)
297*4882a593Smuzhiyun 		return port->irq;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/*
300*4882a593Smuzhiyun 	 * map memory region only once, as all the gpio ports
301*4882a593Smuzhiyun 	 * share the same one
302*4882a593Smuzhiyun 	 */
303*4882a593Smuzhiyun 	if (!base) {
304*4882a593Smuzhiyun 		parent = of_get_parent(np);
305*4882a593Smuzhiyun 		base = of_iomap(parent, 0);
306*4882a593Smuzhiyun 		of_node_put(parent);
307*4882a593Smuzhiyun 		if (!base)
308*4882a593Smuzhiyun 			return -EADDRNOTAVAIL;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	port->base = base;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* initially disable the interrupts */
313*4882a593Smuzhiyun 	writel(0, port->base + PINCTRL_PIN2IRQ(port));
314*4882a593Smuzhiyun 	writel(0, port->base + PINCTRL_IRQEN(port));
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* clear address has to be used to clear IRQSTAT bits */
317*4882a593Smuzhiyun 	writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
320*4882a593Smuzhiyun 	if (irq_base < 0) {
321*4882a593Smuzhiyun 		err = irq_base;
322*4882a593Smuzhiyun 		goto out_iounmap;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
326*4882a593Smuzhiyun 					     &irq_domain_simple_ops, NULL);
327*4882a593Smuzhiyun 	if (!port->domain) {
328*4882a593Smuzhiyun 		err = -ENODEV;
329*4882a593Smuzhiyun 		goto out_iounmap;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* gpio-mxs can be a generic irq chip */
333*4882a593Smuzhiyun 	err = mxs_gpio_init_gc(port, irq_base);
334*4882a593Smuzhiyun 	if (err < 0)
335*4882a593Smuzhiyun 		goto out_irqdomain_remove;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* setup one handler for each entry */
338*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
339*4882a593Smuzhiyun 					 port);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	err = bgpio_init(&port->gc, &pdev->dev, 4,
342*4882a593Smuzhiyun 			 port->base + PINCTRL_DIN(port),
343*4882a593Smuzhiyun 			 port->base + PINCTRL_DOUT(port) + MXS_SET,
344*4882a593Smuzhiyun 			 port->base + PINCTRL_DOUT(port) + MXS_CLR,
345*4882a593Smuzhiyun 			 port->base + PINCTRL_DOE(port), NULL, 0);
346*4882a593Smuzhiyun 	if (err)
347*4882a593Smuzhiyun 		goto out_irqdomain_remove;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	port->gc.to_irq = mxs_gpio_to_irq;
350*4882a593Smuzhiyun 	port->gc.get_direction = mxs_gpio_get_direction;
351*4882a593Smuzhiyun 	port->gc.base = port->id * 32;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	err = gpiochip_add_data(&port->gc, port);
354*4882a593Smuzhiyun 	if (err)
355*4882a593Smuzhiyun 		goto out_irqdomain_remove;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun out_irqdomain_remove:
360*4882a593Smuzhiyun 	irq_domain_remove(port->domain);
361*4882a593Smuzhiyun out_iounmap:
362*4882a593Smuzhiyun 	iounmap(port->base);
363*4882a593Smuzhiyun 	return err;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct platform_driver mxs_gpio_driver = {
367*4882a593Smuzhiyun 	.driver		= {
368*4882a593Smuzhiyun 		.name	= "gpio-mxs",
369*4882a593Smuzhiyun 		.of_match_table = mxs_gpio_dt_ids,
370*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun 	.probe		= mxs_gpio_probe,
373*4882a593Smuzhiyun 	.id_table	= mxs_gpio_ids,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
mxs_gpio_init(void)376*4882a593Smuzhiyun static int __init mxs_gpio_init(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	return platform_driver_register(&mxs_gpio_driver);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun postcore_initcall(mxs_gpio_init);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, "
383*4882a593Smuzhiyun 	      "Daniel Mack <danielncaiaq.de>, "
384*4882a593Smuzhiyun 	      "Juergen Beisert <kernel@pengutronix.de>");
385*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MXS GPIO");
386*4882a593Smuzhiyun MODULE_LICENSE("GPL");
387