1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * GPIO driver for Marvell SoCs
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7*4882a593Smuzhiyun * Andrew Lunn <andrew@lunn.ch>
8*4882a593Smuzhiyun * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
11*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
12*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This driver is a fairly straightforward GPIO driver for the
15*4882a593Smuzhiyun * complete family of Marvell EBU SoC platforms (Orion, Dove,
16*4882a593Smuzhiyun * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17*4882a593Smuzhiyun * driver is the different register layout that exists between the
18*4882a593Smuzhiyun * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19*4882a593Smuzhiyun * platforms (MV78200 from the Discovery family and the Armada
20*4882a593Smuzhiyun * XP). Therefore, this driver handles three variants of the GPIO
21*4882a593Smuzhiyun * block:
22*4882a593Smuzhiyun * - the basic variant, called "orion-gpio", with the simplest
23*4882a593Smuzhiyun * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24*4882a593Smuzhiyun * non-SMP Discovery systems
25*4882a593Smuzhiyun * - the mv78200 variant for MV78200 Discovery systems. This variant
26*4882a593Smuzhiyun * turns the edge mask and level mask registers into CPU0 edge
27*4882a593Smuzhiyun * mask/level mask registers, and adds CPU1 edge mask/level mask
28*4882a593Smuzhiyun * registers.
29*4882a593Smuzhiyun * - the armadaxp variant for Armada XP systems. This variant keeps
30*4882a593Smuzhiyun * the normal cause/edge mask/level mask registers when the global
31*4882a593Smuzhiyun * interrupts are used, but adds per-CPU cause/edge mask/level mask
32*4882a593Smuzhiyun * registers n a separate memory area for the per-CPU GPIO
33*4882a593Smuzhiyun * interrupts.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/bitops.h>
37*4882a593Smuzhiyun #include <linux/clk.h>
38*4882a593Smuzhiyun #include <linux/err.h>
39*4882a593Smuzhiyun #include <linux/gpio/driver.h>
40*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
41*4882a593Smuzhiyun #include <linux/gpio/machine.h>
42*4882a593Smuzhiyun #include <linux/init.h>
43*4882a593Smuzhiyun #include <linux/io.h>
44*4882a593Smuzhiyun #include <linux/irq.h>
45*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
46*4882a593Smuzhiyun #include <linux/irqdomain.h>
47*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
48*4882a593Smuzhiyun #include <linux/of_device.h>
49*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
50*4882a593Smuzhiyun #include <linux/platform_device.h>
51*4882a593Smuzhiyun #include <linux/pwm.h>
52*4882a593Smuzhiyun #include <linux/regmap.h>
53*4882a593Smuzhiyun #include <linux/slab.h>
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * GPIO unit register offsets.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun #define GPIO_OUT_OFF 0x0000
59*4882a593Smuzhiyun #define GPIO_IO_CONF_OFF 0x0004
60*4882a593Smuzhiyun #define GPIO_BLINK_EN_OFF 0x0008
61*4882a593Smuzhiyun #define GPIO_IN_POL_OFF 0x000c
62*4882a593Smuzhiyun #define GPIO_DATA_IN_OFF 0x0010
63*4882a593Smuzhiyun #define GPIO_EDGE_CAUSE_OFF 0x0014
64*4882a593Smuzhiyun #define GPIO_EDGE_MASK_OFF 0x0018
65*4882a593Smuzhiyun #define GPIO_LEVEL_MASK_OFF 0x001c
66*4882a593Smuzhiyun #define GPIO_BLINK_CNT_SELECT_OFF 0x0020
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * PWM register offsets.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun #define PWM_BLINK_ON_DURATION_OFF 0x0
72*4882a593Smuzhiyun #define PWM_BLINK_OFF_DURATION_OFF 0x4
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* The MV78200 has per-CPU registers for edge mask and level mask */
76*4882a593Smuzhiyun #define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
77*4882a593Smuzhiyun #define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * The Armada XP has per-CPU registers for interrupt cause, interrupt
81*4882a593Smuzhiyun * mask and interrupt level mask. Those are relative to the
82*4882a593Smuzhiyun * percpu_membase.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun #define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
85*4882a593Smuzhiyun #define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
86*4882a593Smuzhiyun #define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
89*4882a593Smuzhiyun #define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
90*4882a593Smuzhiyun #define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
91*4882a593Smuzhiyun #define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define MVEBU_MAX_GPIO_PER_BANK 32
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct mvebu_pwm {
96*4882a593Smuzhiyun void __iomem *membase;
97*4882a593Smuzhiyun unsigned long clk_rate;
98*4882a593Smuzhiyun struct gpio_desc *gpiod;
99*4882a593Smuzhiyun struct pwm_chip chip;
100*4882a593Smuzhiyun spinlock_t lock;
101*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Used to preserve GPIO/PWM registers across suspend/resume */
104*4882a593Smuzhiyun u32 blink_select;
105*4882a593Smuzhiyun u32 blink_on_duration;
106*4882a593Smuzhiyun u32 blink_off_duration;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct mvebu_gpio_chip {
110*4882a593Smuzhiyun struct gpio_chip chip;
111*4882a593Smuzhiyun struct regmap *regs;
112*4882a593Smuzhiyun u32 offset;
113*4882a593Smuzhiyun struct regmap *percpu_regs;
114*4882a593Smuzhiyun int irqbase;
115*4882a593Smuzhiyun struct irq_domain *domain;
116*4882a593Smuzhiyun int soc_variant;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Used for PWM support */
119*4882a593Smuzhiyun struct clk *clk;
120*4882a593Smuzhiyun struct mvebu_pwm *mvpwm;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Used to preserve GPIO registers across suspend/resume */
123*4882a593Smuzhiyun u32 out_reg;
124*4882a593Smuzhiyun u32 io_conf_reg;
125*4882a593Smuzhiyun u32 blink_en_reg;
126*4882a593Smuzhiyun u32 in_pol_reg;
127*4882a593Smuzhiyun u32 edge_mask_regs[4];
128*4882a593Smuzhiyun u32 level_mask_regs[4];
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Functions returning addresses of individual registers for a given
133*4882a593Smuzhiyun * GPIO controller.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun
mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip * mvchip,struct regmap ** map,unsigned int * offset)136*4882a593Smuzhiyun static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
137*4882a593Smuzhiyun struct regmap **map, unsigned int *offset)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int cpu;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun switch (mvchip->soc_variant) {
142*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
143*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
144*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
145*4882a593Smuzhiyun *map = mvchip->regs;
146*4882a593Smuzhiyun *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
149*4882a593Smuzhiyun cpu = smp_processor_id();
150*4882a593Smuzhiyun *map = mvchip->percpu_regs;
151*4882a593Smuzhiyun *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun default:
154*4882a593Smuzhiyun BUG();
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static u32
mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip * mvchip)159*4882a593Smuzhiyun mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct regmap *map;
162*4882a593Smuzhiyun unsigned int offset;
163*4882a593Smuzhiyun u32 val;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
166*4882a593Smuzhiyun regmap_read(map, offset, &val);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return val;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static void
mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip * mvchip,u32 val)172*4882a593Smuzhiyun mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct regmap *map;
175*4882a593Smuzhiyun unsigned int offset;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
178*4882a593Smuzhiyun regmap_write(map, offset, val);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static inline void
mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip * mvchip,struct regmap ** map,unsigned int * offset)182*4882a593Smuzhiyun mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
183*4882a593Smuzhiyun struct regmap **map, unsigned int *offset)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int cpu;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun switch (mvchip->soc_variant) {
188*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
189*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
190*4882a593Smuzhiyun *map = mvchip->regs;
191*4882a593Smuzhiyun *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
194*4882a593Smuzhiyun cpu = smp_processor_id();
195*4882a593Smuzhiyun *map = mvchip->regs;
196*4882a593Smuzhiyun *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
199*4882a593Smuzhiyun cpu = smp_processor_id();
200*4882a593Smuzhiyun *map = mvchip->percpu_regs;
201*4882a593Smuzhiyun *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun default:
204*4882a593Smuzhiyun BUG();
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static u32
mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip * mvchip)209*4882a593Smuzhiyun mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct regmap *map;
212*4882a593Smuzhiyun unsigned int offset;
213*4882a593Smuzhiyun u32 val;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
216*4882a593Smuzhiyun regmap_read(map, offset, &val);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return val;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static void
mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip * mvchip,u32 val)222*4882a593Smuzhiyun mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct regmap *map;
225*4882a593Smuzhiyun unsigned int offset;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
228*4882a593Smuzhiyun regmap_write(map, offset, val);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static void
mvebu_gpioreg_level_mask(struct mvebu_gpio_chip * mvchip,struct regmap ** map,unsigned int * offset)232*4882a593Smuzhiyun mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
233*4882a593Smuzhiyun struct regmap **map, unsigned int *offset)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int cpu;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun switch (mvchip->soc_variant) {
238*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
239*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
240*4882a593Smuzhiyun *map = mvchip->regs;
241*4882a593Smuzhiyun *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
244*4882a593Smuzhiyun cpu = smp_processor_id();
245*4882a593Smuzhiyun *map = mvchip->regs;
246*4882a593Smuzhiyun *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
249*4882a593Smuzhiyun cpu = smp_processor_id();
250*4882a593Smuzhiyun *map = mvchip->percpu_regs;
251*4882a593Smuzhiyun *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun default:
254*4882a593Smuzhiyun BUG();
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static u32
mvebu_gpio_read_level_mask(struct mvebu_gpio_chip * mvchip)259*4882a593Smuzhiyun mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct regmap *map;
262*4882a593Smuzhiyun unsigned int offset;
263*4882a593Smuzhiyun u32 val;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun mvebu_gpioreg_level_mask(mvchip, &map, &offset);
266*4882a593Smuzhiyun regmap_read(map, offset, &val);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return val;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static void
mvebu_gpio_write_level_mask(struct mvebu_gpio_chip * mvchip,u32 val)272*4882a593Smuzhiyun mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct regmap *map;
275*4882a593Smuzhiyun unsigned int offset;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun mvebu_gpioreg_level_mask(mvchip, &map, &offset);
278*4882a593Smuzhiyun regmap_write(map, offset, val);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * Functions returning addresses of individual registers for a given
283*4882a593Smuzhiyun * PWM controller.
284*4882a593Smuzhiyun */
mvebu_pwmreg_blink_on_duration(struct mvebu_pwm * mvpwm)285*4882a593Smuzhiyun static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
mvebu_pwmreg_blink_off_duration(struct mvebu_pwm * mvpwm)290*4882a593Smuzhiyun static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * Functions implementing the gpio_chip methods
297*4882a593Smuzhiyun */
mvebu_gpio_set(struct gpio_chip * chip,unsigned int pin,int value)298*4882a593Smuzhiyun static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
303*4882a593Smuzhiyun BIT(pin), value ? BIT(pin) : 0);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
mvebu_gpio_get(struct gpio_chip * chip,unsigned int pin)306*4882a593Smuzhiyun static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
309*4882a593Smuzhiyun u32 u;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (u & BIT(pin)) {
314*4882a593Smuzhiyun u32 data_in, in_pol;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
317*4882a593Smuzhiyun &data_in);
318*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
319*4882a593Smuzhiyun &in_pol);
320*4882a593Smuzhiyun u = data_in ^ in_pol;
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return (u >> pin) & 1;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
mvebu_gpio_blink(struct gpio_chip * chip,unsigned int pin,int value)328*4882a593Smuzhiyun static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
329*4882a593Smuzhiyun int value)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
334*4882a593Smuzhiyun BIT(pin), value ? BIT(pin) : 0);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
mvebu_gpio_direction_input(struct gpio_chip * chip,unsigned int pin)337*4882a593Smuzhiyun static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
340*4882a593Smuzhiyun int ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun * Check with the pinctrl driver whether this pin is usable as
344*4882a593Smuzhiyun * an input GPIO
345*4882a593Smuzhiyun */
346*4882a593Smuzhiyun ret = pinctrl_gpio_direction_input(chip->base + pin);
347*4882a593Smuzhiyun if (ret)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
351*4882a593Smuzhiyun BIT(pin), BIT(pin));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
mvebu_gpio_direction_output(struct gpio_chip * chip,unsigned int pin,int value)356*4882a593Smuzhiyun static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
357*4882a593Smuzhiyun int value)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
360*4882a593Smuzhiyun int ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun * Check with the pinctrl driver whether this pin is usable as
364*4882a593Smuzhiyun * an output GPIO
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun ret = pinctrl_gpio_direction_output(chip->base + pin);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun mvebu_gpio_blink(chip, pin, 0);
371*4882a593Smuzhiyun mvebu_gpio_set(chip, pin, value);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
374*4882a593Smuzhiyun BIT(pin), 0);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
mvebu_gpio_get_direction(struct gpio_chip * chip,unsigned int pin)379*4882a593Smuzhiyun static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
382*4882a593Smuzhiyun u32 u;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (u & BIT(pin))
387*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
mvebu_gpio_to_irq(struct gpio_chip * chip,unsigned int pin)392*4882a593Smuzhiyun static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return irq_create_mapping(mvchip->domain, pin);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * Functions implementing the irq_chip methods
401*4882a593Smuzhiyun */
mvebu_gpio_irq_ack(struct irq_data * d)402*4882a593Smuzhiyun static void mvebu_gpio_irq_ack(struct irq_data *d)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
405*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
406*4882a593Smuzhiyun u32 mask = d->mask;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun irq_gc_lock(gc);
409*4882a593Smuzhiyun mvebu_gpio_write_edge_cause(mvchip, ~mask);
410*4882a593Smuzhiyun irq_gc_unlock(gc);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
mvebu_gpio_edge_irq_mask(struct irq_data * d)413*4882a593Smuzhiyun static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
416*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
417*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
418*4882a593Smuzhiyun u32 mask = d->mask;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun irq_gc_lock(gc);
421*4882a593Smuzhiyun ct->mask_cache_priv &= ~mask;
422*4882a593Smuzhiyun mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
423*4882a593Smuzhiyun irq_gc_unlock(gc);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
mvebu_gpio_edge_irq_unmask(struct irq_data * d)426*4882a593Smuzhiyun static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
429*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
430*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
431*4882a593Smuzhiyun u32 mask = d->mask;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun irq_gc_lock(gc);
434*4882a593Smuzhiyun mvebu_gpio_write_edge_cause(mvchip, ~mask);
435*4882a593Smuzhiyun ct->mask_cache_priv |= mask;
436*4882a593Smuzhiyun mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
437*4882a593Smuzhiyun irq_gc_unlock(gc);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
mvebu_gpio_level_irq_mask(struct irq_data * d)440*4882a593Smuzhiyun static void mvebu_gpio_level_irq_mask(struct irq_data *d)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
443*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
444*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
445*4882a593Smuzhiyun u32 mask = d->mask;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun irq_gc_lock(gc);
448*4882a593Smuzhiyun ct->mask_cache_priv &= ~mask;
449*4882a593Smuzhiyun mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
450*4882a593Smuzhiyun irq_gc_unlock(gc);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
mvebu_gpio_level_irq_unmask(struct irq_data * d)453*4882a593Smuzhiyun static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
456*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
457*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
458*4882a593Smuzhiyun u32 mask = d->mask;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun irq_gc_lock(gc);
461*4882a593Smuzhiyun ct->mask_cache_priv |= mask;
462*4882a593Smuzhiyun mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
463*4882a593Smuzhiyun irq_gc_unlock(gc);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /*****************************************************************************
467*4882a593Smuzhiyun * MVEBU GPIO IRQ
468*4882a593Smuzhiyun *
469*4882a593Smuzhiyun * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
470*4882a593Smuzhiyun * value of the line or the opposite value.
471*4882a593Smuzhiyun *
472*4882a593Smuzhiyun * Level IRQ handlers: DATA_IN is used directly as cause register.
473*4882a593Smuzhiyun * Interrupt are masked by LEVEL_MASK registers.
474*4882a593Smuzhiyun * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
475*4882a593Smuzhiyun * Interrupt are masked by EDGE_MASK registers.
476*4882a593Smuzhiyun * Both-edge handlers: Similar to regular Edge handlers, but also swaps
477*4882a593Smuzhiyun * the polarity to catch the next line transaction.
478*4882a593Smuzhiyun * This is a race condition that might not perfectly
479*4882a593Smuzhiyun * work on some use cases.
480*4882a593Smuzhiyun *
481*4882a593Smuzhiyun * Every eight GPIO lines are grouped (OR'ed) before going up to main
482*4882a593Smuzhiyun * cause register.
483*4882a593Smuzhiyun *
484*4882a593Smuzhiyun * EDGE cause mask
485*4882a593Smuzhiyun * data-in /--------| |-----| |----\
486*4882a593Smuzhiyun * -----| |----- ---- to main cause reg
487*4882a593Smuzhiyun * X \----------------| |----/
488*4882a593Smuzhiyun * polarity LEVEL mask
489*4882a593Smuzhiyun *
490*4882a593Smuzhiyun ****************************************************************************/
491*4882a593Smuzhiyun
mvebu_gpio_irq_set_type(struct irq_data * d,unsigned int type)492*4882a593Smuzhiyun static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
495*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
496*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gc->private;
497*4882a593Smuzhiyun int pin;
498*4882a593Smuzhiyun u32 u;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pin = d->hwirq;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
503*4882a593Smuzhiyun if ((u & BIT(pin)) == 0)
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun type &= IRQ_TYPE_SENSE_MASK;
507*4882a593Smuzhiyun if (type == IRQ_TYPE_NONE)
508*4882a593Smuzhiyun return -EINVAL;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Check if we need to change chip and handler */
511*4882a593Smuzhiyun if (!(ct->type & type))
512*4882a593Smuzhiyun if (irq_setup_alt_chip(d, type))
513*4882a593Smuzhiyun return -EINVAL;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun * Configure interrupt polarity.
517*4882a593Smuzhiyun */
518*4882a593Smuzhiyun switch (type) {
519*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
520*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
521*4882a593Smuzhiyun regmap_update_bits(mvchip->regs,
522*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset,
523*4882a593Smuzhiyun BIT(pin), 0);
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
526*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
527*4882a593Smuzhiyun regmap_update_bits(mvchip->regs,
528*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset,
529*4882a593Smuzhiyun BIT(pin), BIT(pin));
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH: {
532*4882a593Smuzhiyun u32 data_in, in_pol, val;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun regmap_read(mvchip->regs,
535*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
536*4882a593Smuzhiyun regmap_read(mvchip->regs,
537*4882a593Smuzhiyun GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * set initial polarity based on current input level
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun if ((data_in ^ in_pol) & BIT(pin))
543*4882a593Smuzhiyun val = BIT(pin); /* falling */
544*4882a593Smuzhiyun else
545*4882a593Smuzhiyun val = 0; /* raising */
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun regmap_update_bits(mvchip->regs,
548*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset,
549*4882a593Smuzhiyun BIT(pin), val);
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
mvebu_gpio_irq_handler(struct irq_desc * desc)556*4882a593Smuzhiyun static void mvebu_gpio_irq_handler(struct irq_desc *desc)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
559*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
560*4882a593Smuzhiyun u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
561*4882a593Smuzhiyun int i;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (mvchip == NULL)
564*4882a593Smuzhiyun return;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun chained_irq_enter(chip, desc);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
569*4882a593Smuzhiyun level_mask = mvebu_gpio_read_level_mask(mvchip);
570*4882a593Smuzhiyun edge_cause = mvebu_gpio_read_edge_cause(mvchip);
571*4882a593Smuzhiyun edge_mask = mvebu_gpio_read_edge_mask(mvchip);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun cause = (data_in & level_mask) | (edge_cause & edge_mask);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun for (i = 0; i < mvchip->chip.ngpio; i++) {
576*4882a593Smuzhiyun int irq;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun irq = irq_find_mapping(mvchip->domain, i);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (!(cause & BIT(i)))
581*4882a593Smuzhiyun continue;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun type = irq_get_trigger_type(irq);
584*4882a593Smuzhiyun if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
585*4882a593Smuzhiyun /* Swap polarity (race with GPIO line) */
586*4882a593Smuzhiyun u32 polarity;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun regmap_read(mvchip->regs,
589*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset,
590*4882a593Smuzhiyun &polarity);
591*4882a593Smuzhiyun polarity ^= BIT(i);
592*4882a593Smuzhiyun regmap_write(mvchip->regs,
593*4882a593Smuzhiyun GPIO_IN_POL_OFF + mvchip->offset,
594*4882a593Smuzhiyun polarity);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun generic_handle_irq(irq);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun chained_irq_exit(chip, desc);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /*
604*4882a593Smuzhiyun * Functions implementing the pwm_chip methods
605*4882a593Smuzhiyun */
to_mvebu_pwm(struct pwm_chip * chip)606*4882a593Smuzhiyun static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun return container_of(chip, struct mvebu_pwm, chip);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
mvebu_pwm_request(struct pwm_chip * chip,struct pwm_device * pwm)611*4882a593Smuzhiyun static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
614*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
615*4882a593Smuzhiyun struct gpio_desc *desc;
616*4882a593Smuzhiyun unsigned long flags;
617*4882a593Smuzhiyun int ret = 0;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_lock_irqsave(&mvpwm->lock, flags);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (mvpwm->gpiod) {
622*4882a593Smuzhiyun ret = -EBUSY;
623*4882a593Smuzhiyun } else {
624*4882a593Smuzhiyun desc = gpiochip_request_own_desc(&mvchip->chip,
625*4882a593Smuzhiyun pwm->hwpwm, "mvebu-pwm",
626*4882a593Smuzhiyun GPIO_ACTIVE_HIGH,
627*4882a593Smuzhiyun GPIOD_OUT_LOW);
628*4882a593Smuzhiyun if (IS_ERR(desc)) {
629*4882a593Smuzhiyun ret = PTR_ERR(desc);
630*4882a593Smuzhiyun goto out;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun mvpwm->gpiod = desc;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun out:
636*4882a593Smuzhiyun spin_unlock_irqrestore(&mvpwm->lock, flags);
637*4882a593Smuzhiyun return ret;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
mvebu_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)640*4882a593Smuzhiyun static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
643*4882a593Smuzhiyun unsigned long flags;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun spin_lock_irqsave(&mvpwm->lock, flags);
646*4882a593Smuzhiyun gpiochip_free_own_desc(mvpwm->gpiod);
647*4882a593Smuzhiyun mvpwm->gpiod = NULL;
648*4882a593Smuzhiyun spin_unlock_irqrestore(&mvpwm->lock, flags);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
mvebu_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)651*4882a593Smuzhiyun static void mvebu_pwm_get_state(struct pwm_chip *chip,
652*4882a593Smuzhiyun struct pwm_device *pwm,
653*4882a593Smuzhiyun struct pwm_state *state) {
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
656*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
657*4882a593Smuzhiyun unsigned long long val;
658*4882a593Smuzhiyun unsigned long flags;
659*4882a593Smuzhiyun u32 u;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun spin_lock_irqsave(&mvpwm->lock, flags);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun u = readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
664*4882a593Smuzhiyun val = (unsigned long long) u * NSEC_PER_SEC;
665*4882a593Smuzhiyun do_div(val, mvpwm->clk_rate);
666*4882a593Smuzhiyun if (val > UINT_MAX)
667*4882a593Smuzhiyun state->duty_cycle = UINT_MAX;
668*4882a593Smuzhiyun else if (val)
669*4882a593Smuzhiyun state->duty_cycle = val;
670*4882a593Smuzhiyun else
671*4882a593Smuzhiyun state->duty_cycle = 1;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun val = (unsigned long long) u; /* on duration */
674*4882a593Smuzhiyun /* period = on + off duration */
675*4882a593Smuzhiyun val += readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
676*4882a593Smuzhiyun val *= NSEC_PER_SEC;
677*4882a593Smuzhiyun do_div(val, mvpwm->clk_rate);
678*4882a593Smuzhiyun if (val > UINT_MAX)
679*4882a593Smuzhiyun state->period = UINT_MAX;
680*4882a593Smuzhiyun else if (val)
681*4882a593Smuzhiyun state->period = val;
682*4882a593Smuzhiyun else
683*4882a593Smuzhiyun state->period = 1;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
686*4882a593Smuzhiyun if (u)
687*4882a593Smuzhiyun state->enabled = true;
688*4882a593Smuzhiyun else
689*4882a593Smuzhiyun state->enabled = false;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun spin_unlock_irqrestore(&mvpwm->lock, flags);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
mvebu_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)694*4882a593Smuzhiyun static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
695*4882a593Smuzhiyun const struct pwm_state *state)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
698*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
699*4882a593Smuzhiyun unsigned long long val;
700*4882a593Smuzhiyun unsigned long flags;
701*4882a593Smuzhiyun unsigned int on, off;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (state->polarity != PWM_POLARITY_NORMAL)
704*4882a593Smuzhiyun return -EINVAL;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
707*4882a593Smuzhiyun do_div(val, NSEC_PER_SEC);
708*4882a593Smuzhiyun if (val > UINT_MAX)
709*4882a593Smuzhiyun return -EINVAL;
710*4882a593Smuzhiyun if (val)
711*4882a593Smuzhiyun on = val;
712*4882a593Smuzhiyun else
713*4882a593Smuzhiyun on = 1;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun val = (unsigned long long) mvpwm->clk_rate *
716*4882a593Smuzhiyun (state->period - state->duty_cycle);
717*4882a593Smuzhiyun do_div(val, NSEC_PER_SEC);
718*4882a593Smuzhiyun if (val > UINT_MAX)
719*4882a593Smuzhiyun return -EINVAL;
720*4882a593Smuzhiyun if (val)
721*4882a593Smuzhiyun off = val;
722*4882a593Smuzhiyun else
723*4882a593Smuzhiyun off = 1;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun spin_lock_irqsave(&mvpwm->lock, flags);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
728*4882a593Smuzhiyun writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
729*4882a593Smuzhiyun if (state->enabled)
730*4882a593Smuzhiyun mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
731*4882a593Smuzhiyun else
732*4882a593Smuzhiyun mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun spin_unlock_irqrestore(&mvpwm->lock, flags);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static const struct pwm_ops mvebu_pwm_ops = {
740*4882a593Smuzhiyun .request = mvebu_pwm_request,
741*4882a593Smuzhiyun .free = mvebu_pwm_free,
742*4882a593Smuzhiyun .get_state = mvebu_pwm_get_state,
743*4882a593Smuzhiyun .apply = mvebu_pwm_apply,
744*4882a593Smuzhiyun .owner = THIS_MODULE,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun
mvebu_pwm_suspend(struct mvebu_gpio_chip * mvchip)747*4882a593Smuzhiyun static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = mvchip->mvpwm;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
752*4882a593Smuzhiyun &mvpwm->blink_select);
753*4882a593Smuzhiyun mvpwm->blink_on_duration =
754*4882a593Smuzhiyun readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
755*4882a593Smuzhiyun mvpwm->blink_off_duration =
756*4882a593Smuzhiyun readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
mvebu_pwm_resume(struct mvebu_gpio_chip * mvchip)759*4882a593Smuzhiyun static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun struct mvebu_pwm *mvpwm = mvchip->mvpwm;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
764*4882a593Smuzhiyun mvpwm->blink_select);
765*4882a593Smuzhiyun writel_relaxed(mvpwm->blink_on_duration,
766*4882a593Smuzhiyun mvebu_pwmreg_blink_on_duration(mvpwm));
767*4882a593Smuzhiyun writel_relaxed(mvpwm->blink_off_duration,
768*4882a593Smuzhiyun mvebu_pwmreg_blink_off_duration(mvpwm));
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
mvebu_pwm_probe(struct platform_device * pdev,struct mvebu_gpio_chip * mvchip,int id)771*4882a593Smuzhiyun static int mvebu_pwm_probe(struct platform_device *pdev,
772*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip,
773*4882a593Smuzhiyun int id)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct device *dev = &pdev->dev;
776*4882a593Smuzhiyun struct mvebu_pwm *mvpwm;
777*4882a593Smuzhiyun u32 set;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (!of_device_is_compatible(mvchip->chip.of_node,
780*4882a593Smuzhiyun "marvell,armada-370-gpio"))
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun * There are only two sets of PWM configuration registers for
785*4882a593Smuzhiyun * all the GPIO lines on those SoCs which this driver reserves
786*4882a593Smuzhiyun * for the first two GPIO chips. So if the resource is missing
787*4882a593Smuzhiyun * we can't treat it as an error.
788*4882a593Smuzhiyun */
789*4882a593Smuzhiyun if (!platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm"))
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (IS_ERR(mvchip->clk))
793*4882a593Smuzhiyun return PTR_ERR(mvchip->clk);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * Use set A for lines of GPIO chip with id 0, B for GPIO chip
797*4882a593Smuzhiyun * with id 1. Don't allow further GPIO chips to be used for PWM.
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun if (id == 0)
800*4882a593Smuzhiyun set = 0;
801*4882a593Smuzhiyun else if (id == 1)
802*4882a593Smuzhiyun set = U32_MAX;
803*4882a593Smuzhiyun else
804*4882a593Smuzhiyun return -EINVAL;
805*4882a593Smuzhiyun regmap_write(mvchip->regs,
806*4882a593Smuzhiyun GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
809*4882a593Smuzhiyun if (!mvpwm)
810*4882a593Smuzhiyun return -ENOMEM;
811*4882a593Smuzhiyun mvchip->mvpwm = mvpwm;
812*4882a593Smuzhiyun mvpwm->mvchip = mvchip;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun mvpwm->membase = devm_platform_ioremap_resource_byname(pdev, "pwm");
815*4882a593Smuzhiyun if (IS_ERR(mvpwm->membase))
816*4882a593Smuzhiyun return PTR_ERR(mvpwm->membase);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun mvpwm->clk_rate = clk_get_rate(mvchip->clk);
819*4882a593Smuzhiyun if (!mvpwm->clk_rate) {
820*4882a593Smuzhiyun dev_err(dev, "failed to get clock rate\n");
821*4882a593Smuzhiyun return -EINVAL;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun mvpwm->chip.dev = dev;
825*4882a593Smuzhiyun mvpwm->chip.ops = &mvebu_pwm_ops;
826*4882a593Smuzhiyun mvpwm->chip.npwm = mvchip->chip.ngpio;
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun * There may already be some PWM allocated, so we can't force
829*4882a593Smuzhiyun * mvpwm->chip.base to a fixed point like mvchip->chip.base.
830*4882a593Smuzhiyun * So, we let pwmchip_add() do the numbering and take the next free
831*4882a593Smuzhiyun * region.
832*4882a593Smuzhiyun */
833*4882a593Smuzhiyun mvpwm->chip.base = -1;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun spin_lock_init(&mvpwm->lock);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return pwmchip_add(&mvpwm->chip);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
841*4882a593Smuzhiyun #include <linux/seq_file.h>
842*4882a593Smuzhiyun
mvebu_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)843*4882a593Smuzhiyun static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
846*4882a593Smuzhiyun u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
847*4882a593Smuzhiyun const char *label;
848*4882a593Smuzhiyun int i;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
851*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
852*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
853*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
854*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
855*4882a593Smuzhiyun cause = mvebu_gpio_read_edge_cause(mvchip);
856*4882a593Smuzhiyun edg_msk = mvebu_gpio_read_edge_mask(mvchip);
857*4882a593Smuzhiyun lvl_msk = mvebu_gpio_read_level_mask(mvchip);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun for_each_requested_gpio(chip, i, label) {
860*4882a593Smuzhiyun u32 msk;
861*4882a593Smuzhiyun bool is_out;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun msk = BIT(i);
864*4882a593Smuzhiyun is_out = !(io_conf & msk);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (is_out) {
869*4882a593Smuzhiyun seq_printf(s, " out %s %s\n",
870*4882a593Smuzhiyun out & msk ? "hi" : "lo",
871*4882a593Smuzhiyun blink & msk ? "(blink )" : "");
872*4882a593Smuzhiyun continue;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun seq_printf(s, " in %s (act %s) - IRQ",
876*4882a593Smuzhiyun (data_in ^ in_pol) & msk ? "hi" : "lo",
877*4882a593Smuzhiyun in_pol & msk ? "lo" : "hi");
878*4882a593Smuzhiyun if (!((edg_msk | lvl_msk) & msk)) {
879*4882a593Smuzhiyun seq_puts(s, " disabled\n");
880*4882a593Smuzhiyun continue;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun if (edg_msk & msk)
883*4882a593Smuzhiyun seq_puts(s, " edge ");
884*4882a593Smuzhiyun if (lvl_msk & msk)
885*4882a593Smuzhiyun seq_puts(s, " level");
886*4882a593Smuzhiyun seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun #else
890*4882a593Smuzhiyun #define mvebu_gpio_dbg_show NULL
891*4882a593Smuzhiyun #endif
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static const struct of_device_id mvebu_gpio_of_match[] = {
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun .compatible = "marvell,orion-gpio",
896*4882a593Smuzhiyun .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
897*4882a593Smuzhiyun },
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun .compatible = "marvell,mv78200-gpio",
900*4882a593Smuzhiyun .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
901*4882a593Smuzhiyun },
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun .compatible = "marvell,armadaxp-gpio",
904*4882a593Smuzhiyun .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
905*4882a593Smuzhiyun },
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun .compatible = "marvell,armada-370-gpio",
908*4882a593Smuzhiyun .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
909*4882a593Smuzhiyun },
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun .compatible = "marvell,armada-8k-gpio",
912*4882a593Smuzhiyun .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
913*4882a593Smuzhiyun },
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun /* sentinel */
916*4882a593Smuzhiyun },
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
mvebu_gpio_suspend(struct platform_device * pdev,pm_message_t state)919*4882a593Smuzhiyun static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
922*4882a593Smuzhiyun int i;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
925*4882a593Smuzhiyun &mvchip->out_reg);
926*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
927*4882a593Smuzhiyun &mvchip->io_conf_reg);
928*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
929*4882a593Smuzhiyun &mvchip->blink_en_reg);
930*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
931*4882a593Smuzhiyun &mvchip->in_pol_reg);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun switch (mvchip->soc_variant) {
934*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
935*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
936*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
937*4882a593Smuzhiyun &mvchip->edge_mask_regs[0]);
938*4882a593Smuzhiyun regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
939*4882a593Smuzhiyun &mvchip->level_mask_regs[0]);
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
942*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
943*4882a593Smuzhiyun regmap_read(mvchip->regs,
944*4882a593Smuzhiyun GPIO_EDGE_MASK_MV78200_OFF(i),
945*4882a593Smuzhiyun &mvchip->edge_mask_regs[i]);
946*4882a593Smuzhiyun regmap_read(mvchip->regs,
947*4882a593Smuzhiyun GPIO_LEVEL_MASK_MV78200_OFF(i),
948*4882a593Smuzhiyun &mvchip->level_mask_regs[i]);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
952*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
953*4882a593Smuzhiyun regmap_read(mvchip->regs,
954*4882a593Smuzhiyun GPIO_EDGE_MASK_ARMADAXP_OFF(i),
955*4882a593Smuzhiyun &mvchip->edge_mask_regs[i]);
956*4882a593Smuzhiyun regmap_read(mvchip->regs,
957*4882a593Smuzhiyun GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
958*4882a593Smuzhiyun &mvchip->level_mask_regs[i]);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun break;
961*4882a593Smuzhiyun default:
962*4882a593Smuzhiyun BUG();
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PWM))
966*4882a593Smuzhiyun mvebu_pwm_suspend(mvchip);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return 0;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
mvebu_gpio_resume(struct platform_device * pdev)971*4882a593Smuzhiyun static int mvebu_gpio_resume(struct platform_device *pdev)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
974*4882a593Smuzhiyun int i;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
977*4882a593Smuzhiyun mvchip->out_reg);
978*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
979*4882a593Smuzhiyun mvchip->io_conf_reg);
980*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
981*4882a593Smuzhiyun mvchip->blink_en_reg);
982*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
983*4882a593Smuzhiyun mvchip->in_pol_reg);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun switch (mvchip->soc_variant) {
986*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
987*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
988*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
989*4882a593Smuzhiyun mvchip->edge_mask_regs[0]);
990*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
991*4882a593Smuzhiyun mvchip->level_mask_regs[0]);
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
994*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
995*4882a593Smuzhiyun regmap_write(mvchip->regs,
996*4882a593Smuzhiyun GPIO_EDGE_MASK_MV78200_OFF(i),
997*4882a593Smuzhiyun mvchip->edge_mask_regs[i]);
998*4882a593Smuzhiyun regmap_write(mvchip->regs,
999*4882a593Smuzhiyun GPIO_LEVEL_MASK_MV78200_OFF(i),
1000*4882a593Smuzhiyun mvchip->level_mask_regs[i]);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1004*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1005*4882a593Smuzhiyun regmap_write(mvchip->regs,
1006*4882a593Smuzhiyun GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1007*4882a593Smuzhiyun mvchip->edge_mask_regs[i]);
1008*4882a593Smuzhiyun regmap_write(mvchip->regs,
1009*4882a593Smuzhiyun GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1010*4882a593Smuzhiyun mvchip->level_mask_regs[i]);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun default:
1014*4882a593Smuzhiyun BUG();
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PWM))
1018*4882a593Smuzhiyun mvebu_pwm_resume(mvchip);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun static const struct regmap_config mvebu_gpio_regmap_config = {
1024*4882a593Smuzhiyun .reg_bits = 32,
1025*4882a593Smuzhiyun .reg_stride = 4,
1026*4882a593Smuzhiyun .val_bits = 32,
1027*4882a593Smuzhiyun .fast_io = true,
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun
mvebu_gpio_probe_raw(struct platform_device * pdev,struct mvebu_gpio_chip * mvchip)1030*4882a593Smuzhiyun static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1031*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun void __iomem *base;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
1036*4882a593Smuzhiyun if (IS_ERR(base))
1037*4882a593Smuzhiyun return PTR_ERR(base);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1040*4882a593Smuzhiyun &mvebu_gpio_regmap_config);
1041*4882a593Smuzhiyun if (IS_ERR(mvchip->regs))
1042*4882a593Smuzhiyun return PTR_ERR(mvchip->regs);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /*
1045*4882a593Smuzhiyun * For the legacy SoCs, the regmap directly maps to the GPIO
1046*4882a593Smuzhiyun * registers, so no offset is needed.
1047*4882a593Smuzhiyun */
1048*4882a593Smuzhiyun mvchip->offset = 0;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /*
1051*4882a593Smuzhiyun * The Armada XP has a second range of registers for the
1052*4882a593Smuzhiyun * per-CPU registers
1053*4882a593Smuzhiyun */
1054*4882a593Smuzhiyun if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
1055*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 1);
1056*4882a593Smuzhiyun if (IS_ERR(base))
1057*4882a593Smuzhiyun return PTR_ERR(base);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun mvchip->percpu_regs =
1060*4882a593Smuzhiyun devm_regmap_init_mmio(&pdev->dev, base,
1061*4882a593Smuzhiyun &mvebu_gpio_regmap_config);
1062*4882a593Smuzhiyun if (IS_ERR(mvchip->percpu_regs))
1063*4882a593Smuzhiyun return PTR_ERR(mvchip->percpu_regs);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
mvebu_gpio_probe_syscon(struct platform_device * pdev,struct mvebu_gpio_chip * mvchip)1069*4882a593Smuzhiyun static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1070*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1073*4882a593Smuzhiyun if (IS_ERR(mvchip->regs))
1074*4882a593Smuzhiyun return PTR_ERR(mvchip->regs);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1077*4882a593Smuzhiyun return -EINVAL;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun return 0;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
mvebu_gpio_probe(struct platform_device * pdev)1082*4882a593Smuzhiyun static int mvebu_gpio_probe(struct platform_device *pdev)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun struct mvebu_gpio_chip *mvchip;
1085*4882a593Smuzhiyun const struct of_device_id *match;
1086*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1087*4882a593Smuzhiyun struct irq_chip_generic *gc;
1088*4882a593Smuzhiyun struct irq_chip_type *ct;
1089*4882a593Smuzhiyun unsigned int ngpios;
1090*4882a593Smuzhiyun bool have_irqs;
1091*4882a593Smuzhiyun int soc_variant;
1092*4882a593Smuzhiyun int i, cpu, id;
1093*4882a593Smuzhiyun int err;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1096*4882a593Smuzhiyun if (match)
1097*4882a593Smuzhiyun soc_variant = (unsigned long) match->data;
1098*4882a593Smuzhiyun else
1099*4882a593Smuzhiyun soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* Some gpio controllers do not provide irq support */
1102*4882a593Smuzhiyun err = platform_irq_count(pdev);
1103*4882a593Smuzhiyun if (err < 0)
1104*4882a593Smuzhiyun return err;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun have_irqs = err != 0;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1109*4882a593Smuzhiyun GFP_KERNEL);
1110*4882a593Smuzhiyun if (!mvchip)
1111*4882a593Smuzhiyun return -ENOMEM;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun platform_set_drvdata(pdev, mvchip);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1116*4882a593Smuzhiyun dev_err(&pdev->dev, "Missing ngpios OF property\n");
1117*4882a593Smuzhiyun return -ENODEV;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun id = of_alias_get_id(pdev->dev.of_node, "gpio");
1121*4882a593Smuzhiyun if (id < 0) {
1122*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get OF id\n");
1123*4882a593Smuzhiyun return id;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun mvchip->clk = devm_clk_get(&pdev->dev, NULL);
1127*4882a593Smuzhiyun /* Not all SoCs require a clock.*/
1128*4882a593Smuzhiyun if (!IS_ERR(mvchip->clk))
1129*4882a593Smuzhiyun clk_prepare_enable(mvchip->clk);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun mvchip->soc_variant = soc_variant;
1132*4882a593Smuzhiyun mvchip->chip.label = dev_name(&pdev->dev);
1133*4882a593Smuzhiyun mvchip->chip.parent = &pdev->dev;
1134*4882a593Smuzhiyun mvchip->chip.request = gpiochip_generic_request;
1135*4882a593Smuzhiyun mvchip->chip.free = gpiochip_generic_free;
1136*4882a593Smuzhiyun mvchip->chip.get_direction = mvebu_gpio_get_direction;
1137*4882a593Smuzhiyun mvchip->chip.direction_input = mvebu_gpio_direction_input;
1138*4882a593Smuzhiyun mvchip->chip.get = mvebu_gpio_get;
1139*4882a593Smuzhiyun mvchip->chip.direction_output = mvebu_gpio_direction_output;
1140*4882a593Smuzhiyun mvchip->chip.set = mvebu_gpio_set;
1141*4882a593Smuzhiyun if (have_irqs)
1142*4882a593Smuzhiyun mvchip->chip.to_irq = mvebu_gpio_to_irq;
1143*4882a593Smuzhiyun mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1144*4882a593Smuzhiyun mvchip->chip.ngpio = ngpios;
1145*4882a593Smuzhiyun mvchip->chip.can_sleep = false;
1146*4882a593Smuzhiyun mvchip->chip.of_node = np;
1147*4882a593Smuzhiyun mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1150*4882a593Smuzhiyun err = mvebu_gpio_probe_syscon(pdev, mvchip);
1151*4882a593Smuzhiyun else
1152*4882a593Smuzhiyun err = mvebu_gpio_probe_raw(pdev, mvchip);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (err)
1155*4882a593Smuzhiyun return err;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /*
1158*4882a593Smuzhiyun * Mask and clear GPIO interrupts.
1159*4882a593Smuzhiyun */
1160*4882a593Smuzhiyun switch (soc_variant) {
1161*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ORION:
1162*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_A8K:
1163*4882a593Smuzhiyun regmap_write(mvchip->regs,
1164*4882a593Smuzhiyun GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1165*4882a593Smuzhiyun regmap_write(mvchip->regs,
1166*4882a593Smuzhiyun GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1167*4882a593Smuzhiyun regmap_write(mvchip->regs,
1168*4882a593Smuzhiyun GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_MV78200:
1171*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1172*4882a593Smuzhiyun for (cpu = 0; cpu < 2; cpu++) {
1173*4882a593Smuzhiyun regmap_write(mvchip->regs,
1174*4882a593Smuzhiyun GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1175*4882a593Smuzhiyun regmap_write(mvchip->regs,
1176*4882a593Smuzhiyun GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1180*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1181*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1182*4882a593Smuzhiyun regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
1183*4882a593Smuzhiyun for (cpu = 0; cpu < 4; cpu++) {
1184*4882a593Smuzhiyun regmap_write(mvchip->percpu_regs,
1185*4882a593Smuzhiyun GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1186*4882a593Smuzhiyun regmap_write(mvchip->percpu_regs,
1187*4882a593Smuzhiyun GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1188*4882a593Smuzhiyun regmap_write(mvchip->percpu_regs,
1189*4882a593Smuzhiyun GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun default:
1193*4882a593Smuzhiyun BUG();
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Some MVEBU SoCs have simple PWM support for GPIO lines */
1199*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PWM)) {
1200*4882a593Smuzhiyun err = mvebu_pwm_probe(pdev, mvchip, id);
1201*4882a593Smuzhiyun if (err)
1202*4882a593Smuzhiyun return err;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Some gpio controllers do not provide irq support */
1206*4882a593Smuzhiyun if (!have_irqs)
1207*4882a593Smuzhiyun return 0;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun mvchip->domain =
1210*4882a593Smuzhiyun irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1211*4882a593Smuzhiyun if (!mvchip->domain) {
1212*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1213*4882a593Smuzhiyun mvchip->chip.label);
1214*4882a593Smuzhiyun err = -ENODEV;
1215*4882a593Smuzhiyun goto err_pwm;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun err = irq_alloc_domain_generic_chips(
1219*4882a593Smuzhiyun mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1220*4882a593Smuzhiyun IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1221*4882a593Smuzhiyun if (err) {
1222*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1223*4882a593Smuzhiyun mvchip->chip.label);
1224*4882a593Smuzhiyun goto err_domain;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /*
1228*4882a593Smuzhiyun * NOTE: The common accessors cannot be used because of the percpu
1229*4882a593Smuzhiyun * access to the mask registers
1230*4882a593Smuzhiyun */
1231*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(mvchip->domain, 0);
1232*4882a593Smuzhiyun gc->private = mvchip;
1233*4882a593Smuzhiyun ct = &gc->chip_types[0];
1234*4882a593Smuzhiyun ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1235*4882a593Smuzhiyun ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1236*4882a593Smuzhiyun ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1237*4882a593Smuzhiyun ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1238*4882a593Smuzhiyun ct->chip.name = mvchip->chip.label;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun ct = &gc->chip_types[1];
1241*4882a593Smuzhiyun ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1242*4882a593Smuzhiyun ct->chip.irq_ack = mvebu_gpio_irq_ack;
1243*4882a593Smuzhiyun ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1244*4882a593Smuzhiyun ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1245*4882a593Smuzhiyun ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1246*4882a593Smuzhiyun ct->handler = handle_edge_irq;
1247*4882a593Smuzhiyun ct->chip.name = mvchip->chip.label;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /*
1250*4882a593Smuzhiyun * Setup the interrupt handlers. Each chip can have up to 4
1251*4882a593Smuzhiyun * interrupt handlers, with each handler dealing with 8 GPIO
1252*4882a593Smuzhiyun * pins.
1253*4882a593Smuzhiyun */
1254*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1255*4882a593Smuzhiyun int irq = platform_get_irq_optional(pdev, i);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun if (irq < 0)
1258*4882a593Smuzhiyun continue;
1259*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1260*4882a593Smuzhiyun mvchip);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return 0;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun err_domain:
1266*4882a593Smuzhiyun irq_domain_remove(mvchip->domain);
1267*4882a593Smuzhiyun err_pwm:
1268*4882a593Smuzhiyun pwmchip_remove(&mvchip->mvpwm->chip);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return err;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun static struct platform_driver mvebu_gpio_driver = {
1274*4882a593Smuzhiyun .driver = {
1275*4882a593Smuzhiyun .name = "mvebu-gpio",
1276*4882a593Smuzhiyun .of_match_table = mvebu_gpio_of_match,
1277*4882a593Smuzhiyun },
1278*4882a593Smuzhiyun .probe = mvebu_gpio_probe,
1279*4882a593Smuzhiyun .suspend = mvebu_gpio_suspend,
1280*4882a593Smuzhiyun .resume = mvebu_gpio_resume,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun builtin_platform_driver(mvebu_gpio_driver);
1283