1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
4*4882a593Smuzhiyun * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/gpio/driver.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define MTK_BANK_CNT 3
17*4882a593Smuzhiyun #define MTK_BANK_WIDTH 32
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define GPIO_BANK_STRIDE 0x04
20*4882a593Smuzhiyun #define GPIO_REG_CTRL 0x00
21*4882a593Smuzhiyun #define GPIO_REG_POL 0x10
22*4882a593Smuzhiyun #define GPIO_REG_DATA 0x20
23*4882a593Smuzhiyun #define GPIO_REG_DSET 0x30
24*4882a593Smuzhiyun #define GPIO_REG_DCLR 0x40
25*4882a593Smuzhiyun #define GPIO_REG_REDGE 0x50
26*4882a593Smuzhiyun #define GPIO_REG_FEDGE 0x60
27*4882a593Smuzhiyun #define GPIO_REG_HLVL 0x70
28*4882a593Smuzhiyun #define GPIO_REG_LLVL 0x80
29*4882a593Smuzhiyun #define GPIO_REG_STAT 0x90
30*4882a593Smuzhiyun #define GPIO_REG_EDGE 0xA0
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct mtk_gc {
33*4882a593Smuzhiyun struct irq_chip irq_chip;
34*4882a593Smuzhiyun struct gpio_chip chip;
35*4882a593Smuzhiyun spinlock_t lock;
36*4882a593Smuzhiyun int bank;
37*4882a593Smuzhiyun u32 rising;
38*4882a593Smuzhiyun u32 falling;
39*4882a593Smuzhiyun u32 hlevel;
40*4882a593Smuzhiyun u32 llevel;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun * struct mtk - state container for
45*4882a593Smuzhiyun * data of the platform driver. It is 3
46*4882a593Smuzhiyun * separate gpio-chip each one with its
47*4882a593Smuzhiyun * own irq_chip.
48*4882a593Smuzhiyun * @dev: device instance
49*4882a593Smuzhiyun * @base: memory base address
50*4882a593Smuzhiyun * @gpio_irq: irq number from the device tree
51*4882a593Smuzhiyun * @gc_map: array of the gpio chips
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun struct mtk {
54*4882a593Smuzhiyun struct device *dev;
55*4882a593Smuzhiyun void __iomem *base;
56*4882a593Smuzhiyun int gpio_irq;
57*4882a593Smuzhiyun struct mtk_gc gc_map[MTK_BANK_CNT];
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static inline struct mtk_gc *
to_mediatek_gpio(struct gpio_chip * chip)61*4882a593Smuzhiyun to_mediatek_gpio(struct gpio_chip *chip)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return container_of(chip, struct mtk_gc, chip);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static inline void
mtk_gpio_w32(struct mtk_gc * rg,u32 offset,u32 val)67*4882a593Smuzhiyun mtk_gpio_w32(struct mtk_gc *rg, u32 offset, u32 val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct gpio_chip *gc = &rg->chip;
70*4882a593Smuzhiyun struct mtk *mtk = gpiochip_get_data(gc);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun offset = (rg->bank * GPIO_BANK_STRIDE) + offset;
73*4882a593Smuzhiyun gc->write_reg(mtk->base + offset, val);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static inline u32
mtk_gpio_r32(struct mtk_gc * rg,u32 offset)77*4882a593Smuzhiyun mtk_gpio_r32(struct mtk_gc *rg, u32 offset)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct gpio_chip *gc = &rg->chip;
80*4882a593Smuzhiyun struct mtk *mtk = gpiochip_get_data(gc);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun offset = (rg->bank * GPIO_BANK_STRIDE) + offset;
83*4882a593Smuzhiyun return gc->read_reg(mtk->base + offset);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static irqreturn_t
mediatek_gpio_irq_handler(int irq,void * data)87*4882a593Smuzhiyun mediatek_gpio_irq_handler(int irq, void *data)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct gpio_chip *gc = data;
90*4882a593Smuzhiyun struct mtk_gc *rg = to_mediatek_gpio(gc);
91*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
92*4882a593Smuzhiyun unsigned long pending;
93*4882a593Smuzhiyun int bit;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun pending = mtk_gpio_r32(rg, GPIO_REG_STAT);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for_each_set_bit(bit, &pending, MTK_BANK_WIDTH) {
98*4882a593Smuzhiyun u32 map = irq_find_mapping(gc->irq.domain, bit);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun generic_handle_irq(map);
101*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_STAT, BIT(bit));
102*4882a593Smuzhiyun ret |= IRQ_HANDLED;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return ret;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static void
mediatek_gpio_irq_unmask(struct irq_data * d)109*4882a593Smuzhiyun mediatek_gpio_irq_unmask(struct irq_data *d)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
112*4882a593Smuzhiyun struct mtk_gc *rg = to_mediatek_gpio(gc);
113*4882a593Smuzhiyun int pin = d->hwirq;
114*4882a593Smuzhiyun unsigned long flags;
115*4882a593Smuzhiyun u32 rise, fall, high, low;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun spin_lock_irqsave(&rg->lock, flags);
118*4882a593Smuzhiyun rise = mtk_gpio_r32(rg, GPIO_REG_REDGE);
119*4882a593Smuzhiyun fall = mtk_gpio_r32(rg, GPIO_REG_FEDGE);
120*4882a593Smuzhiyun high = mtk_gpio_r32(rg, GPIO_REG_HLVL);
121*4882a593Smuzhiyun low = mtk_gpio_r32(rg, GPIO_REG_LLVL);
122*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_REDGE, rise | (BIT(pin) & rg->rising));
123*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_FEDGE, fall | (BIT(pin) & rg->falling));
124*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_HLVL, high | (BIT(pin) & rg->hlevel));
125*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_LLVL, low | (BIT(pin) & rg->llevel));
126*4882a593Smuzhiyun spin_unlock_irqrestore(&rg->lock, flags);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static void
mediatek_gpio_irq_mask(struct irq_data * d)130*4882a593Smuzhiyun mediatek_gpio_irq_mask(struct irq_data *d)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
133*4882a593Smuzhiyun struct mtk_gc *rg = to_mediatek_gpio(gc);
134*4882a593Smuzhiyun int pin = d->hwirq;
135*4882a593Smuzhiyun unsigned long flags;
136*4882a593Smuzhiyun u32 rise, fall, high, low;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun spin_lock_irqsave(&rg->lock, flags);
139*4882a593Smuzhiyun rise = mtk_gpio_r32(rg, GPIO_REG_REDGE);
140*4882a593Smuzhiyun fall = mtk_gpio_r32(rg, GPIO_REG_FEDGE);
141*4882a593Smuzhiyun high = mtk_gpio_r32(rg, GPIO_REG_HLVL);
142*4882a593Smuzhiyun low = mtk_gpio_r32(rg, GPIO_REG_LLVL);
143*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_FEDGE, fall & ~BIT(pin));
144*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_REDGE, rise & ~BIT(pin));
145*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_HLVL, high & ~BIT(pin));
146*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_LLVL, low & ~BIT(pin));
147*4882a593Smuzhiyun spin_unlock_irqrestore(&rg->lock, flags);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static int
mediatek_gpio_irq_type(struct irq_data * d,unsigned int type)151*4882a593Smuzhiyun mediatek_gpio_irq_type(struct irq_data *d, unsigned int type)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
154*4882a593Smuzhiyun struct mtk_gc *rg = to_mediatek_gpio(gc);
155*4882a593Smuzhiyun int pin = d->hwirq;
156*4882a593Smuzhiyun u32 mask = BIT(pin);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (type == IRQ_TYPE_PROBE) {
159*4882a593Smuzhiyun if ((rg->rising | rg->falling |
160*4882a593Smuzhiyun rg->hlevel | rg->llevel) & mask)
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun rg->rising &= ~mask;
167*4882a593Smuzhiyun rg->falling &= ~mask;
168*4882a593Smuzhiyun rg->hlevel &= ~mask;
169*4882a593Smuzhiyun rg->llevel &= ~mask;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun switch (type & IRQ_TYPE_SENSE_MASK) {
172*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
173*4882a593Smuzhiyun rg->rising |= mask;
174*4882a593Smuzhiyun rg->falling |= mask;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
177*4882a593Smuzhiyun rg->rising |= mask;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
180*4882a593Smuzhiyun rg->falling |= mask;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
183*4882a593Smuzhiyun rg->hlevel |= mask;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
186*4882a593Smuzhiyun rg->llevel |= mask;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static int
mediatek_gpio_xlate(struct gpio_chip * chip,const struct of_phandle_args * spec,u32 * flags)194*4882a593Smuzhiyun mediatek_gpio_xlate(struct gpio_chip *chip,
195*4882a593Smuzhiyun const struct of_phandle_args *spec, u32 *flags)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun int gpio = spec->args[0];
198*4882a593Smuzhiyun struct mtk_gc *rg = to_mediatek_gpio(chip);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (rg->bank != gpio / MTK_BANK_WIDTH)
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (flags)
204*4882a593Smuzhiyun *flags = spec->args[1];
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return gpio % MTK_BANK_WIDTH;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static int
mediatek_gpio_bank_probe(struct device * dev,struct device_node * node,int bank)210*4882a593Smuzhiyun mediatek_gpio_bank_probe(struct device *dev,
211*4882a593Smuzhiyun struct device_node *node, int bank)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct mtk *mtk = dev_get_drvdata(dev);
214*4882a593Smuzhiyun struct mtk_gc *rg;
215*4882a593Smuzhiyun void __iomem *dat, *set, *ctrl, *diro;
216*4882a593Smuzhiyun int ret;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun rg = &mtk->gc_map[bank];
219*4882a593Smuzhiyun memset(rg, 0, sizeof(*rg));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun spin_lock_init(&rg->lock);
222*4882a593Smuzhiyun rg->chip.of_node = node;
223*4882a593Smuzhiyun rg->bank = bank;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun dat = mtk->base + GPIO_REG_DATA + (rg->bank * GPIO_BANK_STRIDE);
226*4882a593Smuzhiyun set = mtk->base + GPIO_REG_DSET + (rg->bank * GPIO_BANK_STRIDE);
227*4882a593Smuzhiyun ctrl = mtk->base + GPIO_REG_DCLR + (rg->bank * GPIO_BANK_STRIDE);
228*4882a593Smuzhiyun diro = mtk->base + GPIO_REG_CTRL + (rg->bank * GPIO_BANK_STRIDE);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = bgpio_init(&rg->chip, dev, 4, dat, set, ctrl, diro, NULL,
231*4882a593Smuzhiyun BGPIOF_NO_SET_ON_INPUT);
232*4882a593Smuzhiyun if (ret) {
233*4882a593Smuzhiyun dev_err(dev, "bgpio_init() failed\n");
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun rg->chip.of_gpio_n_cells = 2;
238*4882a593Smuzhiyun rg->chip.of_xlate = mediatek_gpio_xlate;
239*4882a593Smuzhiyun rg->chip.label = devm_kasprintf(dev, GFP_KERNEL, "%s-bank%d",
240*4882a593Smuzhiyun dev_name(dev), bank);
241*4882a593Smuzhiyun if (!rg->chip.label)
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun rg->irq_chip.name = dev_name(dev);
245*4882a593Smuzhiyun rg->irq_chip.parent_device = dev;
246*4882a593Smuzhiyun rg->irq_chip.irq_unmask = mediatek_gpio_irq_unmask;
247*4882a593Smuzhiyun rg->irq_chip.irq_mask = mediatek_gpio_irq_mask;
248*4882a593Smuzhiyun rg->irq_chip.irq_mask_ack = mediatek_gpio_irq_mask;
249*4882a593Smuzhiyun rg->irq_chip.irq_set_type = mediatek_gpio_irq_type;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (mtk->gpio_irq) {
252*4882a593Smuzhiyun struct gpio_irq_chip *girq;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Directly request the irq here instead of passing
256*4882a593Smuzhiyun * a flow-handler because the irq is shared.
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun ret = devm_request_irq(dev, mtk->gpio_irq,
259*4882a593Smuzhiyun mediatek_gpio_irq_handler, IRQF_SHARED,
260*4882a593Smuzhiyun rg->chip.label, &rg->chip);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (ret) {
263*4882a593Smuzhiyun dev_err(dev, "Error requesting IRQ %d: %d\n",
264*4882a593Smuzhiyun mtk->gpio_irq, ret);
265*4882a593Smuzhiyun return ret;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun girq = &rg->chip.irq;
269*4882a593Smuzhiyun girq->chip = &rg->irq_chip;
270*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
271*4882a593Smuzhiyun girq->parent_handler = NULL;
272*4882a593Smuzhiyun girq->num_parents = 0;
273*4882a593Smuzhiyun girq->parents = NULL;
274*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
275*4882a593Smuzhiyun girq->handler = handle_simple_irq;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, &rg->chip, mtk);
279*4882a593Smuzhiyun if (ret < 0) {
280*4882a593Smuzhiyun dev_err(dev, "Could not register gpio %d, ret=%d\n",
281*4882a593Smuzhiyun rg->chip.ngpio, ret);
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* set polarity to low for all gpios */
286*4882a593Smuzhiyun mtk_gpio_w32(rg, GPIO_REG_POL, 0);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun dev_info(dev, "registering %d gpios\n", rg->chip.ngpio);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static int
mediatek_gpio_probe(struct platform_device * pdev)294*4882a593Smuzhiyun mediatek_gpio_probe(struct platform_device *pdev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct device *dev = &pdev->dev;
297*4882a593Smuzhiyun struct device_node *np = dev->of_node;
298*4882a593Smuzhiyun struct mtk *mtk;
299*4882a593Smuzhiyun int i;
300*4882a593Smuzhiyun int ret;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun mtk = devm_kzalloc(dev, sizeof(*mtk), GFP_KERNEL);
303*4882a593Smuzhiyun if (!mtk)
304*4882a593Smuzhiyun return -ENOMEM;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun mtk->base = devm_platform_ioremap_resource(pdev, 0);
307*4882a593Smuzhiyun if (IS_ERR(mtk->base))
308*4882a593Smuzhiyun return PTR_ERR(mtk->base);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun mtk->gpio_irq = irq_of_parse_and_map(np, 0);
311*4882a593Smuzhiyun mtk->dev = dev;
312*4882a593Smuzhiyun platform_set_drvdata(pdev, mtk);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < MTK_BANK_CNT; i++) {
315*4882a593Smuzhiyun ret = mediatek_gpio_bank_probe(dev, np, i);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct of_device_id mediatek_gpio_match[] = {
324*4882a593Smuzhiyun { .compatible = "mediatek,mt7621-gpio" },
325*4882a593Smuzhiyun {},
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mediatek_gpio_match);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static struct platform_driver mediatek_gpio_driver = {
330*4882a593Smuzhiyun .probe = mediatek_gpio_probe,
331*4882a593Smuzhiyun .driver = {
332*4882a593Smuzhiyun .name = "mt7621_gpio",
333*4882a593Smuzhiyun .of_match_table = mediatek_gpio_match,
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun builtin_platform_driver(mediatek_gpio_driver);
338