xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-mlxbf2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun #include <linux/acpi.h>
4*4882a593Smuzhiyun #include <linux/bitfield.h>
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/gpio/driver.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/ioport.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pm.h>
14*4882a593Smuzhiyun #include <linux/resource.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * There are 3 YU GPIO blocks:
20*4882a593Smuzhiyun  * gpio[0]: HOST_GPIO0->HOST_GPIO31
21*4882a593Smuzhiyun  * gpio[1]: HOST_GPIO32->HOST_GPIO63
22*4882a593Smuzhiyun  * gpio[2]: HOST_GPIO64->HOST_GPIO69
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define MLXBF2_GPIO_MAX_PINS_PER_BLOCK 32
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * arm_gpio_lock register:
28*4882a593Smuzhiyun  * bit[31]	lock status: active if set
29*4882a593Smuzhiyun  * bit[15:0]	set lock
30*4882a593Smuzhiyun  * The lock is enabled only if 0xd42f is written to this field
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define YU_ARM_GPIO_LOCK_ADDR		0x2801088
33*4882a593Smuzhiyun #define YU_ARM_GPIO_LOCK_SIZE		0x8
34*4882a593Smuzhiyun #define YU_LOCK_ACTIVE_BIT(val)		(val >> 31)
35*4882a593Smuzhiyun #define YU_ARM_GPIO_LOCK_ACQUIRE	0xd42f
36*4882a593Smuzhiyun #define YU_ARM_GPIO_LOCK_RELEASE	0x0
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * gpio[x] block registers and their offset
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define YU_GPIO_DATAIN			0x04
42*4882a593Smuzhiyun #define YU_GPIO_MODE1			0x08
43*4882a593Smuzhiyun #define YU_GPIO_MODE0			0x0c
44*4882a593Smuzhiyun #define YU_GPIO_DATASET			0x14
45*4882a593Smuzhiyun #define YU_GPIO_DATACLEAR		0x18
46*4882a593Smuzhiyun #define YU_GPIO_MODE1_CLEAR		0x50
47*4882a593Smuzhiyun #define YU_GPIO_MODE0_SET		0x54
48*4882a593Smuzhiyun #define YU_GPIO_MODE0_CLEAR		0x58
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #ifdef CONFIG_PM
51*4882a593Smuzhiyun struct mlxbf2_gpio_context_save_regs {
52*4882a593Smuzhiyun 	u32 gpio_mode0;
53*4882a593Smuzhiyun 	u32 gpio_mode1;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* BlueField-2 gpio block context structure. */
58*4882a593Smuzhiyun struct mlxbf2_gpio_context {
59*4882a593Smuzhiyun 	struct gpio_chip gc;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* YU GPIO blocks address */
62*4882a593Smuzhiyun 	void __iomem *gpio_io;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_PM
65*4882a593Smuzhiyun 	struct mlxbf2_gpio_context_save_regs *csave_regs;
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* BlueField-2 gpio shared structure. */
70*4882a593Smuzhiyun struct mlxbf2_gpio_param {
71*4882a593Smuzhiyun 	void __iomem *io;
72*4882a593Smuzhiyun 	struct resource *res;
73*4882a593Smuzhiyun 	struct mutex *lock;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static struct resource yu_arm_gpio_lock_res = {
77*4882a593Smuzhiyun 	.start = YU_ARM_GPIO_LOCK_ADDR,
78*4882a593Smuzhiyun 	.end   = YU_ARM_GPIO_LOCK_ADDR + YU_ARM_GPIO_LOCK_SIZE - 1,
79*4882a593Smuzhiyun 	.name  = "YU_ARM_GPIO_LOCK",
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static DEFINE_MUTEX(yu_arm_gpio_lock_mutex);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static struct mlxbf2_gpio_param yu_arm_gpio_lock_param = {
85*4882a593Smuzhiyun 	.res = &yu_arm_gpio_lock_res,
86*4882a593Smuzhiyun 	.lock = &yu_arm_gpio_lock_mutex,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Request memory region and map yu_arm_gpio_lock resource */
mlxbf2_gpio_get_lock_res(struct platform_device * pdev)90*4882a593Smuzhiyun static int mlxbf2_gpio_get_lock_res(struct platform_device *pdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
93*4882a593Smuzhiyun 	struct resource *res;
94*4882a593Smuzhiyun 	resource_size_t size;
95*4882a593Smuzhiyun 	int ret = 0;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	mutex_lock(yu_arm_gpio_lock_param.lock);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Check if the memory map already exists */
100*4882a593Smuzhiyun 	if (yu_arm_gpio_lock_param.io)
101*4882a593Smuzhiyun 		goto exit;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	res = yu_arm_gpio_lock_param.res;
104*4882a593Smuzhiyun 	size = resource_size(res);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (!devm_request_mem_region(dev, res->start, size, res->name)) {
107*4882a593Smuzhiyun 		ret = -EFAULT;
108*4882a593Smuzhiyun 		goto exit;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	yu_arm_gpio_lock_param.io = devm_ioremap(dev, res->start, size);
112*4882a593Smuzhiyun 	if (!yu_arm_gpio_lock_param.io)
113*4882a593Smuzhiyun 		ret = -ENOMEM;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun exit:
116*4882a593Smuzhiyun 	mutex_unlock(yu_arm_gpio_lock_param.lock);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Acquire the YU arm_gpio_lock to be able to change the direction
123*4882a593Smuzhiyun  * mode. If the lock_active bit is already set, return an error.
124*4882a593Smuzhiyun  */
mlxbf2_gpio_lock_acquire(struct mlxbf2_gpio_context * gs)125*4882a593Smuzhiyun static int mlxbf2_gpio_lock_acquire(struct mlxbf2_gpio_context *gs)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 arm_gpio_lock_val;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	mutex_lock(yu_arm_gpio_lock_param.lock);
130*4882a593Smuzhiyun 	spin_lock(&gs->gc.bgpio_lock);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	arm_gpio_lock_val = readl(yu_arm_gpio_lock_param.io);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 * When lock active bit[31] is set, ModeX is write enabled
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	if (YU_LOCK_ACTIVE_BIT(arm_gpio_lock_val)) {
138*4882a593Smuzhiyun 		spin_unlock(&gs->gc.bgpio_lock);
139*4882a593Smuzhiyun 		mutex_unlock(yu_arm_gpio_lock_param.lock);
140*4882a593Smuzhiyun 		return -EINVAL;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	writel(YU_ARM_GPIO_LOCK_ACQUIRE, yu_arm_gpio_lock_param.io);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * Release the YU arm_gpio_lock after changing the direction mode.
150*4882a593Smuzhiyun  */
mlxbf2_gpio_lock_release(struct mlxbf2_gpio_context * gs)151*4882a593Smuzhiyun static void mlxbf2_gpio_lock_release(struct mlxbf2_gpio_context *gs)
152*4882a593Smuzhiyun 	__releases(&gs->gc.bgpio_lock)
153*4882a593Smuzhiyun 	__releases(yu_arm_gpio_lock_param.lock)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	writel(YU_ARM_GPIO_LOCK_RELEASE, yu_arm_gpio_lock_param.io);
156*4882a593Smuzhiyun 	spin_unlock(&gs->gc.bgpio_lock);
157*4882a593Smuzhiyun 	mutex_unlock(yu_arm_gpio_lock_param.lock);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * mode0 and mode1 are both locked by the gpio_lock field.
162*4882a593Smuzhiyun  *
163*4882a593Smuzhiyun  * Together, mode0 and mode1 define the gpio Mode dependeing also
164*4882a593Smuzhiyun  * on Reg_DataOut.
165*4882a593Smuzhiyun  *
166*4882a593Smuzhiyun  * {mode1,mode0}:{Reg_DataOut=0,Reg_DataOut=1}->{DataOut=0,DataOut=1}
167*4882a593Smuzhiyun  *
168*4882a593Smuzhiyun  * {0,0}:Reg_DataOut{0,1}->{Z,Z} Input PAD
169*4882a593Smuzhiyun  * {0,1}:Reg_DataOut{0,1}->{0,1} Full drive Output PAD
170*4882a593Smuzhiyun  * {1,0}:Reg_DataOut{0,1}->{0,Z} 0-set PAD to low, 1-float
171*4882a593Smuzhiyun  * {1,1}:Reg_DataOut{0,1}->{Z,1} 0-float, 1-set PAD to high
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * Set input direction:
176*4882a593Smuzhiyun  * {mode1,mode0} = {0,0}
177*4882a593Smuzhiyun  */
mlxbf2_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)178*4882a593Smuzhiyun static int mlxbf2_gpio_direction_input(struct gpio_chip *chip,
179*4882a593Smuzhiyun 				       unsigned int offset)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct mlxbf2_gpio_context *gs = gpiochip_get_data(chip);
182*4882a593Smuzhiyun 	int ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/*
185*4882a593Smuzhiyun 	 * Although the arm_gpio_lock was set in the probe function, check again
186*4882a593Smuzhiyun 	 * if it is still enabled to be able to write to the ModeX registers.
187*4882a593Smuzhiyun 	 */
188*4882a593Smuzhiyun 	ret = mlxbf2_gpio_lock_acquire(gs);
189*4882a593Smuzhiyun 	if (ret < 0)
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	writel(BIT(offset), gs->gpio_io + YU_GPIO_MODE0_CLEAR);
193*4882a593Smuzhiyun 	writel(BIT(offset), gs->gpio_io + YU_GPIO_MODE1_CLEAR);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	mlxbf2_gpio_lock_release(gs);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * Set output direction:
202*4882a593Smuzhiyun  * {mode1,mode0} = {0,1}
203*4882a593Smuzhiyun  */
mlxbf2_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)204*4882a593Smuzhiyun static int mlxbf2_gpio_direction_output(struct gpio_chip *chip,
205*4882a593Smuzhiyun 					unsigned int offset,
206*4882a593Smuzhiyun 					int value)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct mlxbf2_gpio_context *gs = gpiochip_get_data(chip);
209*4882a593Smuzhiyun 	int ret = 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/*
212*4882a593Smuzhiyun 	 * Although the arm_gpio_lock was set in the probe function,
213*4882a593Smuzhiyun 	 * check again it is still enabled to be able to write to the
214*4882a593Smuzhiyun 	 * ModeX registers.
215*4882a593Smuzhiyun 	 */
216*4882a593Smuzhiyun 	ret = mlxbf2_gpio_lock_acquire(gs);
217*4882a593Smuzhiyun 	if (ret < 0)
218*4882a593Smuzhiyun 		return ret;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	writel(BIT(offset), gs->gpio_io + YU_GPIO_MODE1_CLEAR);
221*4882a593Smuzhiyun 	writel(BIT(offset), gs->gpio_io + YU_GPIO_MODE0_SET);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	mlxbf2_gpio_lock_release(gs);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* BlueField-2 GPIO driver initialization routine. */
229*4882a593Smuzhiyun static int
mlxbf2_gpio_probe(struct platform_device * pdev)230*4882a593Smuzhiyun mlxbf2_gpio_probe(struct platform_device *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct mlxbf2_gpio_context *gs;
233*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
234*4882a593Smuzhiyun 	struct gpio_chip *gc;
235*4882a593Smuzhiyun 	struct resource *res;
236*4882a593Smuzhiyun 	unsigned int npins;
237*4882a593Smuzhiyun 	int ret;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	gs = devm_kzalloc(dev, sizeof(*gs), GFP_KERNEL);
240*4882a593Smuzhiyun 	if (!gs)
241*4882a593Smuzhiyun 		return -ENOMEM;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* YU GPIO block address */
244*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
245*4882a593Smuzhiyun 	if (!res)
246*4882a593Smuzhiyun 		return -ENODEV;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	gs->gpio_io = devm_ioremap(dev, res->start, resource_size(res));
249*4882a593Smuzhiyun 	if (!gs->gpio_io)
250*4882a593Smuzhiyun 		return -ENOMEM;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = mlxbf2_gpio_get_lock_res(pdev);
253*4882a593Smuzhiyun 	if (ret) {
254*4882a593Smuzhiyun 		dev_err(dev, "Failed to get yu_arm_gpio_lock resource\n");
255*4882a593Smuzhiyun 		return ret;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (device_property_read_u32(dev, "npins", &npins))
259*4882a593Smuzhiyun 		npins = MLXBF2_GPIO_MAX_PINS_PER_BLOCK;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	gc = &gs->gc;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ret = bgpio_init(gc, dev, 4,
264*4882a593Smuzhiyun 			gs->gpio_io + YU_GPIO_DATAIN,
265*4882a593Smuzhiyun 			gs->gpio_io + YU_GPIO_DATASET,
266*4882a593Smuzhiyun 			gs->gpio_io + YU_GPIO_DATACLEAR,
267*4882a593Smuzhiyun 			NULL,
268*4882a593Smuzhiyun 			NULL,
269*4882a593Smuzhiyun 			0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (ret) {
272*4882a593Smuzhiyun 		dev_err(dev, "bgpio_init failed\n");
273*4882a593Smuzhiyun 		return ret;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	gc->direction_input = mlxbf2_gpio_direction_input;
277*4882a593Smuzhiyun 	gc->direction_output = mlxbf2_gpio_direction_output;
278*4882a593Smuzhiyun 	gc->ngpio = npins;
279*4882a593Smuzhiyun 	gc->owner = THIS_MODULE;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gs);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, &gs->gc, gs);
284*4882a593Smuzhiyun 	if (ret) {
285*4882a593Smuzhiyun 		dev_err(dev, "Failed adding memory mapped gpiochip\n");
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #ifdef CONFIG_PM
mlxbf2_gpio_suspend(struct platform_device * pdev,pm_message_t state)293*4882a593Smuzhiyun static int mlxbf2_gpio_suspend(struct platform_device *pdev,
294*4882a593Smuzhiyun 				pm_message_t state)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct mlxbf2_gpio_context *gs = platform_get_drvdata(pdev);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	gs->csave_regs->gpio_mode0 = readl(gs->gpio_io +
299*4882a593Smuzhiyun 		YU_GPIO_MODE0);
300*4882a593Smuzhiyun 	gs->csave_regs->gpio_mode1 = readl(gs->gpio_io +
301*4882a593Smuzhiyun 		YU_GPIO_MODE1);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
mlxbf2_gpio_resume(struct platform_device * pdev)306*4882a593Smuzhiyun static int mlxbf2_gpio_resume(struct platform_device *pdev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct mlxbf2_gpio_context *gs = platform_get_drvdata(pdev);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	writel(gs->csave_regs->gpio_mode0, gs->gpio_io +
311*4882a593Smuzhiyun 		YU_GPIO_MODE0);
312*4882a593Smuzhiyun 	writel(gs->csave_regs->gpio_mode1, gs->gpio_io +
313*4882a593Smuzhiyun 		YU_GPIO_MODE1);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct acpi_device_id __maybe_unused mlxbf2_gpio_acpi_match[] = {
320*4882a593Smuzhiyun 	{ "MLNXBF22", 0 },
321*4882a593Smuzhiyun 	{},
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, mlxbf2_gpio_acpi_match);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static struct platform_driver mlxbf2_gpio_driver = {
326*4882a593Smuzhiyun 	.driver = {
327*4882a593Smuzhiyun 		.name = "mlxbf2_gpio",
328*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(mlxbf2_gpio_acpi_match),
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun 	.probe    = mlxbf2_gpio_probe,
331*4882a593Smuzhiyun #ifdef CONFIG_PM
332*4882a593Smuzhiyun 	.suspend  = mlxbf2_gpio_suspend,
333*4882a593Smuzhiyun 	.resume   = mlxbf2_gpio_resume,
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun module_platform_driver(mlxbf2_gpio_driver);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox BlueField-2 GPIO Driver");
340*4882a593Smuzhiyun MODULE_AUTHOR("Mellanox Technologies");
341*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
342