xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-ml-ioh.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define IOH_EDGE_FALLING	0
14*4882a593Smuzhiyun #define IOH_EDGE_RISING		BIT(0)
15*4882a593Smuzhiyun #define IOH_LEVEL_L		BIT(1)
16*4882a593Smuzhiyun #define IOH_LEVEL_H		(BIT(0) | BIT(1))
17*4882a593Smuzhiyun #define IOH_EDGE_BOTH		BIT(2)
18*4882a593Smuzhiyun #define IOH_IM_MASK		(BIT(0) | BIT(1) | BIT(2))
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define IOH_IRQ_BASE		0
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct ioh_reg_comn {
23*4882a593Smuzhiyun 	u32	ien;
24*4882a593Smuzhiyun 	u32	istatus;
25*4882a593Smuzhiyun 	u32	idisp;
26*4882a593Smuzhiyun 	u32	iclr;
27*4882a593Smuzhiyun 	u32	imask;
28*4882a593Smuzhiyun 	u32	imaskclr;
29*4882a593Smuzhiyun 	u32	po;
30*4882a593Smuzhiyun 	u32	pi;
31*4882a593Smuzhiyun 	u32	pm;
32*4882a593Smuzhiyun 	u32	im_0;
33*4882a593Smuzhiyun 	u32	im_1;
34*4882a593Smuzhiyun 	u32	reserved;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct ioh_regs {
38*4882a593Smuzhiyun 	struct ioh_reg_comn regs[8];
39*4882a593Smuzhiyun 	u32 reserve1[16];
40*4882a593Smuzhiyun 	u32 ioh_sel_reg[4];
41*4882a593Smuzhiyun 	u32 reserve2[11];
42*4882a593Smuzhiyun 	u32 srst;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /**
46*4882a593Smuzhiyun  * struct ioh_gpio_reg_data - The register store data.
47*4882a593Smuzhiyun  * @ien_reg:	To store contents of interrupt enable register.
48*4882a593Smuzhiyun  * @imask_reg:	To store contents of interrupt mask regist
49*4882a593Smuzhiyun  * @po_reg:	To store contents of PO register.
50*4882a593Smuzhiyun  * @pm_reg:	To store contents of PM register.
51*4882a593Smuzhiyun  * @im0_reg:	To store contents of interrupt mode regist0
52*4882a593Smuzhiyun  * @im1_reg:	To store contents of interrupt mode regist1
53*4882a593Smuzhiyun  * @use_sel_reg: To store contents of GPIO_USE_SEL0~3
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun struct ioh_gpio_reg_data {
56*4882a593Smuzhiyun 	u32 ien_reg;
57*4882a593Smuzhiyun 	u32 imask_reg;
58*4882a593Smuzhiyun 	u32 po_reg;
59*4882a593Smuzhiyun 	u32 pm_reg;
60*4882a593Smuzhiyun 	u32 im0_reg;
61*4882a593Smuzhiyun 	u32 im1_reg;
62*4882a593Smuzhiyun 	u32 use_sel_reg;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /**
66*4882a593Smuzhiyun  * struct ioh_gpio - GPIO private data structure.
67*4882a593Smuzhiyun  * @base:			PCI base address of Memory mapped I/O register.
68*4882a593Smuzhiyun  * @reg:			Memory mapped IOH GPIO register list.
69*4882a593Smuzhiyun  * @dev:			Pointer to device structure.
70*4882a593Smuzhiyun  * @gpio:			Data for GPIO infrastructure.
71*4882a593Smuzhiyun  * @ioh_gpio_reg:		Memory mapped Register data is saved here
72*4882a593Smuzhiyun  *				when suspend.
73*4882a593Smuzhiyun  * @gpio_use_sel:		Save GPIO_USE_SEL1~4 register for PM
74*4882a593Smuzhiyun  * @ch:				Indicate GPIO channel
75*4882a593Smuzhiyun  * @irq_base:		Save base of IRQ number for interrupt
76*4882a593Smuzhiyun  * @spinlock:		Used for register access protection
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun struct ioh_gpio {
79*4882a593Smuzhiyun 	void __iomem *base;
80*4882a593Smuzhiyun 	struct ioh_regs __iomem *reg;
81*4882a593Smuzhiyun 	struct device *dev;
82*4882a593Smuzhiyun 	struct gpio_chip gpio;
83*4882a593Smuzhiyun 	struct ioh_gpio_reg_data ioh_gpio_reg;
84*4882a593Smuzhiyun 	u32 gpio_use_sel;
85*4882a593Smuzhiyun 	int ch;
86*4882a593Smuzhiyun 	int irq_base;
87*4882a593Smuzhiyun 	spinlock_t spinlock;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const int num_ports[] = {6, 12, 16, 16, 15, 16, 16, 12};
91*4882a593Smuzhiyun 
ioh_gpio_set(struct gpio_chip * gpio,unsigned nr,int val)92*4882a593Smuzhiyun static void ioh_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	u32 reg_val;
95*4882a593Smuzhiyun 	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
96*4882a593Smuzhiyun 	unsigned long flags;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
99*4882a593Smuzhiyun 	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
100*4882a593Smuzhiyun 	if (val)
101*4882a593Smuzhiyun 		reg_val |= (1 << nr);
102*4882a593Smuzhiyun 	else
103*4882a593Smuzhiyun 		reg_val &= ~(1 << nr);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
106*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
ioh_gpio_get(struct gpio_chip * gpio,unsigned nr)109*4882a593Smuzhiyun static int ioh_gpio_get(struct gpio_chip *gpio, unsigned nr)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return !!(ioread32(&chip->reg->regs[chip->ch].pi) & (1 << nr));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
ioh_gpio_direction_output(struct gpio_chip * gpio,unsigned nr,int val)116*4882a593Smuzhiyun static int ioh_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
117*4882a593Smuzhiyun 				     int val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
120*4882a593Smuzhiyun 	u32 pm;
121*4882a593Smuzhiyun 	u32 reg_val;
122*4882a593Smuzhiyun 	unsigned long flags;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
125*4882a593Smuzhiyun 	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
126*4882a593Smuzhiyun 					((1 << num_ports[chip->ch]) - 1);
127*4882a593Smuzhiyun 	pm |= (1 << nr);
128*4882a593Smuzhiyun 	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
131*4882a593Smuzhiyun 	if (val)
132*4882a593Smuzhiyun 		reg_val |= (1 << nr);
133*4882a593Smuzhiyun 	else
134*4882a593Smuzhiyun 		reg_val &= ~(1 << nr);
135*4882a593Smuzhiyun 	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
ioh_gpio_direction_input(struct gpio_chip * gpio,unsigned nr)142*4882a593Smuzhiyun static int ioh_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
145*4882a593Smuzhiyun 	u32 pm;
146*4882a593Smuzhiyun 	unsigned long flags;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
149*4882a593Smuzhiyun 	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
150*4882a593Smuzhiyun 				((1 << num_ports[chip->ch]) - 1);
151*4882a593Smuzhiyun 	pm &= ~(1 << nr);
152*4882a593Smuzhiyun 	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
153*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #ifdef CONFIG_PM
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * Save register configuration and disable interrupts.
161*4882a593Smuzhiyun  */
ioh_gpio_save_reg_conf(struct ioh_gpio * chip)162*4882a593Smuzhiyun static void ioh_gpio_save_reg_conf(struct ioh_gpio *chip)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int i;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	for (i = 0; i < 8; i ++, chip++) {
167*4882a593Smuzhiyun 		chip->ioh_gpio_reg.po_reg =
168*4882a593Smuzhiyun 					ioread32(&chip->reg->regs[chip->ch].po);
169*4882a593Smuzhiyun 		chip->ioh_gpio_reg.pm_reg =
170*4882a593Smuzhiyun 					ioread32(&chip->reg->regs[chip->ch].pm);
171*4882a593Smuzhiyun 		chip->ioh_gpio_reg.ien_reg =
172*4882a593Smuzhiyun 				       ioread32(&chip->reg->regs[chip->ch].ien);
173*4882a593Smuzhiyun 		chip->ioh_gpio_reg.imask_reg =
174*4882a593Smuzhiyun 				     ioread32(&chip->reg->regs[chip->ch].imask);
175*4882a593Smuzhiyun 		chip->ioh_gpio_reg.im0_reg =
176*4882a593Smuzhiyun 				      ioread32(&chip->reg->regs[chip->ch].im_0);
177*4882a593Smuzhiyun 		chip->ioh_gpio_reg.im1_reg =
178*4882a593Smuzhiyun 				      ioread32(&chip->reg->regs[chip->ch].im_1);
179*4882a593Smuzhiyun 		if (i < 4)
180*4882a593Smuzhiyun 			chip->ioh_gpio_reg.use_sel_reg =
181*4882a593Smuzhiyun 					   ioread32(&chip->reg->ioh_sel_reg[i]);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun  * This function restores the register configuration of the GPIO device.
187*4882a593Smuzhiyun  */
ioh_gpio_restore_reg_conf(struct ioh_gpio * chip)188*4882a593Smuzhiyun static void ioh_gpio_restore_reg_conf(struct ioh_gpio *chip)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int i;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	for (i = 0; i < 8; i ++, chip++) {
193*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.po_reg,
194*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].po);
195*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.pm_reg,
196*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].pm);
197*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.ien_reg,
198*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].ien);
199*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.imask_reg,
200*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].imask);
201*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.im0_reg,
202*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].im_0);
203*4882a593Smuzhiyun 		iowrite32(chip->ioh_gpio_reg.im1_reg,
204*4882a593Smuzhiyun 			  &chip->reg->regs[chip->ch].im_1);
205*4882a593Smuzhiyun 		if (i < 4)
206*4882a593Smuzhiyun 			iowrite32(chip->ioh_gpio_reg.use_sel_reg,
207*4882a593Smuzhiyun 				  &chip->reg->ioh_sel_reg[i]);
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun 
ioh_gpio_to_irq(struct gpio_chip * gpio,unsigned offset)212*4882a593Smuzhiyun static int ioh_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct ioh_gpio *chip = gpiochip_get_data(gpio);
215*4882a593Smuzhiyun 	return chip->irq_base + offset;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
ioh_gpio_setup(struct ioh_gpio * chip,int num_port)218*4882a593Smuzhiyun static void ioh_gpio_setup(struct ioh_gpio *chip, int num_port)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct gpio_chip *gpio = &chip->gpio;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	gpio->label = dev_name(chip->dev);
223*4882a593Smuzhiyun 	gpio->owner = THIS_MODULE;
224*4882a593Smuzhiyun 	gpio->direction_input = ioh_gpio_direction_input;
225*4882a593Smuzhiyun 	gpio->get = ioh_gpio_get;
226*4882a593Smuzhiyun 	gpio->direction_output = ioh_gpio_direction_output;
227*4882a593Smuzhiyun 	gpio->set = ioh_gpio_set;
228*4882a593Smuzhiyun 	gpio->dbg_show = NULL;
229*4882a593Smuzhiyun 	gpio->base = -1;
230*4882a593Smuzhiyun 	gpio->ngpio = num_port;
231*4882a593Smuzhiyun 	gpio->can_sleep = false;
232*4882a593Smuzhiyun 	gpio->to_irq = ioh_gpio_to_irq;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
ioh_irq_type(struct irq_data * d,unsigned int type)235*4882a593Smuzhiyun static int ioh_irq_type(struct irq_data *d, unsigned int type)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	u32 im;
238*4882a593Smuzhiyun 	void __iomem *im_reg;
239*4882a593Smuzhiyun 	u32 ien;
240*4882a593Smuzhiyun 	u32 im_pos;
241*4882a593Smuzhiyun 	int ch;
242*4882a593Smuzhiyun 	unsigned long flags;
243*4882a593Smuzhiyun 	u32 val;
244*4882a593Smuzhiyun 	int irq = d->irq;
245*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
246*4882a593Smuzhiyun 	struct ioh_gpio *chip = gc->private;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	ch = irq - chip->irq_base;
249*4882a593Smuzhiyun 	if (irq <= chip->irq_base + 7) {
250*4882a593Smuzhiyun 		im_reg = &chip->reg->regs[chip->ch].im_0;
251*4882a593Smuzhiyun 		im_pos = ch;
252*4882a593Smuzhiyun 	} else {
253*4882a593Smuzhiyun 		im_reg = &chip->reg->regs[chip->ch].im_1;
254*4882a593Smuzhiyun 		im_pos = ch - 8;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s:irq=%d type=%d ch=%d pos=%d type=%d\n",
257*4882a593Smuzhiyun 		__func__, irq, type, ch, im_pos, type);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	switch (type) {
262*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
263*4882a593Smuzhiyun 		val = IOH_EDGE_RISING;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
266*4882a593Smuzhiyun 		val = IOH_EDGE_FALLING;
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
269*4882a593Smuzhiyun 		val = IOH_EDGE_BOTH;
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
272*4882a593Smuzhiyun 		val = IOH_LEVEL_H;
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
275*4882a593Smuzhiyun 		val = IOH_LEVEL_L;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	case IRQ_TYPE_PROBE:
278*4882a593Smuzhiyun 		goto end;
279*4882a593Smuzhiyun 	default:
280*4882a593Smuzhiyun 		dev_warn(chip->dev, "%s: unknown type(%dd)",
281*4882a593Smuzhiyun 			__func__, type);
282*4882a593Smuzhiyun 		goto end;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Set interrupt mode */
286*4882a593Smuzhiyun 	im = ioread32(im_reg) & ~(IOH_IM_MASK << (im_pos * 4));
287*4882a593Smuzhiyun 	iowrite32(im | (val << (im_pos * 4)), im_reg);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* iclr */
290*4882a593Smuzhiyun 	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].iclr);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* IMASKCLR */
293*4882a593Smuzhiyun 	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].imaskclr);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Enable interrupt */
296*4882a593Smuzhiyun 	ien = ioread32(&chip->reg->regs[chip->ch].ien);
297*4882a593Smuzhiyun 	iowrite32(ien | BIT(ch), &chip->reg->regs[chip->ch].ien);
298*4882a593Smuzhiyun end:
299*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
ioh_irq_unmask(struct irq_data * d)304*4882a593Smuzhiyun static void ioh_irq_unmask(struct irq_data *d)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
307*4882a593Smuzhiyun 	struct ioh_gpio *chip = gc->private;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	iowrite32(1 << (d->irq - chip->irq_base),
310*4882a593Smuzhiyun 		  &chip->reg->regs[chip->ch].imaskclr);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
ioh_irq_mask(struct irq_data * d)313*4882a593Smuzhiyun static void ioh_irq_mask(struct irq_data *d)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
316*4882a593Smuzhiyun 	struct ioh_gpio *chip = gc->private;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	iowrite32(1 << (d->irq - chip->irq_base),
319*4882a593Smuzhiyun 		  &chip->reg->regs[chip->ch].imask);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
ioh_irq_disable(struct irq_data * d)322*4882a593Smuzhiyun static void ioh_irq_disable(struct irq_data *d)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
325*4882a593Smuzhiyun 	struct ioh_gpio *chip = gc->private;
326*4882a593Smuzhiyun 	unsigned long flags;
327*4882a593Smuzhiyun 	u32 ien;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
330*4882a593Smuzhiyun 	ien = ioread32(&chip->reg->regs[chip->ch].ien);
331*4882a593Smuzhiyun 	ien &= ~(1 << (d->irq - chip->irq_base));
332*4882a593Smuzhiyun 	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
333*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
ioh_irq_enable(struct irq_data * d)336*4882a593Smuzhiyun static void ioh_irq_enable(struct irq_data *d)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
339*4882a593Smuzhiyun 	struct ioh_gpio *chip = gc->private;
340*4882a593Smuzhiyun 	unsigned long flags;
341*4882a593Smuzhiyun 	u32 ien;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
344*4882a593Smuzhiyun 	ien = ioread32(&chip->reg->regs[chip->ch].ien);
345*4882a593Smuzhiyun 	ien |= 1 << (d->irq - chip->irq_base);
346*4882a593Smuzhiyun 	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
347*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
ioh_gpio_handler(int irq,void * dev_id)350*4882a593Smuzhiyun static irqreturn_t ioh_gpio_handler(int irq, void *dev_id)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct ioh_gpio *chip = dev_id;
353*4882a593Smuzhiyun 	u32 reg_val;
354*4882a593Smuzhiyun 	int i, j;
355*4882a593Smuzhiyun 	int ret = IRQ_NONE;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	for (i = 0; i < 8; i++, chip++) {
358*4882a593Smuzhiyun 		reg_val = ioread32(&chip->reg->regs[i].istatus);
359*4882a593Smuzhiyun 		for (j = 0; j < num_ports[i]; j++) {
360*4882a593Smuzhiyun 			if (reg_val & BIT(j)) {
361*4882a593Smuzhiyun 				dev_dbg(chip->dev,
362*4882a593Smuzhiyun 					"%s:[%d]:irq=%d status=0x%x\n",
363*4882a593Smuzhiyun 					__func__, j, irq, reg_val);
364*4882a593Smuzhiyun 				iowrite32(BIT(j),
365*4882a593Smuzhiyun 					  &chip->reg->regs[chip->ch].iclr);
366*4882a593Smuzhiyun 				generic_handle_irq(chip->irq_base + j);
367*4882a593Smuzhiyun 				ret = IRQ_HANDLED;
368*4882a593Smuzhiyun 			}
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 	return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
ioh_gpio_alloc_generic_chip(struct ioh_gpio * chip,unsigned int irq_start,unsigned int num)374*4882a593Smuzhiyun static int ioh_gpio_alloc_generic_chip(struct ioh_gpio *chip,
375*4882a593Smuzhiyun 				       unsigned int irq_start,
376*4882a593Smuzhiyun 				       unsigned int num)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
379*4882a593Smuzhiyun 	struct irq_chip_type *ct;
380*4882a593Smuzhiyun 	int rv;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	gc = devm_irq_alloc_generic_chip(chip->dev, "ioh_gpio", 1, irq_start,
383*4882a593Smuzhiyun 					 chip->base, handle_simple_irq);
384*4882a593Smuzhiyun 	if (!gc)
385*4882a593Smuzhiyun 		return -ENOMEM;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	gc->private = chip;
388*4882a593Smuzhiyun 	ct = gc->chip_types;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	ct->chip.irq_mask = ioh_irq_mask;
391*4882a593Smuzhiyun 	ct->chip.irq_unmask = ioh_irq_unmask;
392*4882a593Smuzhiyun 	ct->chip.irq_set_type = ioh_irq_type;
393*4882a593Smuzhiyun 	ct->chip.irq_disable = ioh_irq_disable;
394*4882a593Smuzhiyun 	ct->chip.irq_enable = ioh_irq_enable;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
397*4882a593Smuzhiyun 					 IRQ_GC_INIT_MASK_CACHE,
398*4882a593Smuzhiyun 					 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return rv;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
ioh_gpio_probe(struct pci_dev * pdev,const struct pci_device_id * id)403*4882a593Smuzhiyun static int ioh_gpio_probe(struct pci_dev *pdev,
404*4882a593Smuzhiyun 				    const struct pci_device_id *id)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	int ret;
407*4882a593Smuzhiyun 	int i, j;
408*4882a593Smuzhiyun 	struct ioh_gpio *chip;
409*4882a593Smuzhiyun 	void __iomem *base;
410*4882a593Smuzhiyun 	void *chip_save;
411*4882a593Smuzhiyun 	int irq_base;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
414*4882a593Smuzhiyun 	if (ret) {
415*4882a593Smuzhiyun 		dev_err(&pdev->dev, "%s : pci_enable_device failed", __func__);
416*4882a593Smuzhiyun 		goto err_pci_enable;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ret = pci_request_regions(pdev, KBUILD_MODNAME);
420*4882a593Smuzhiyun 	if (ret) {
421*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_request_regions failed-%d", ret);
422*4882a593Smuzhiyun 		goto err_request_regions;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	base = pci_iomap(pdev, 1, 0);
426*4882a593Smuzhiyun 	if (!base) {
427*4882a593Smuzhiyun 		dev_err(&pdev->dev, "%s : pci_iomap failed", __func__);
428*4882a593Smuzhiyun 		ret = -ENOMEM;
429*4882a593Smuzhiyun 		goto err_iomap;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	chip_save = kcalloc(8, sizeof(*chip), GFP_KERNEL);
433*4882a593Smuzhiyun 	if (chip_save == NULL) {
434*4882a593Smuzhiyun 		ret = -ENOMEM;
435*4882a593Smuzhiyun 		goto err_kzalloc;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	chip = chip_save;
439*4882a593Smuzhiyun 	for (i = 0; i < 8; i++, chip++) {
440*4882a593Smuzhiyun 		chip->dev = &pdev->dev;
441*4882a593Smuzhiyun 		chip->base = base;
442*4882a593Smuzhiyun 		chip->reg = chip->base;
443*4882a593Smuzhiyun 		chip->ch = i;
444*4882a593Smuzhiyun 		spin_lock_init(&chip->spinlock);
445*4882a593Smuzhiyun 		ioh_gpio_setup(chip, num_ports[i]);
446*4882a593Smuzhiyun 		ret = gpiochip_add_data(&chip->gpio, chip);
447*4882a593Smuzhiyun 		if (ret) {
448*4882a593Smuzhiyun 			dev_err(&pdev->dev, "IOH gpio: Failed to register GPIO\n");
449*4882a593Smuzhiyun 			goto err_gpiochip_add;
450*4882a593Smuzhiyun 		}
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	chip = chip_save;
454*4882a593Smuzhiyun 	for (j = 0; j < 8; j++, chip++) {
455*4882a593Smuzhiyun 		irq_base = devm_irq_alloc_descs(&pdev->dev, -1, IOH_IRQ_BASE,
456*4882a593Smuzhiyun 						num_ports[j], NUMA_NO_NODE);
457*4882a593Smuzhiyun 		if (irq_base < 0) {
458*4882a593Smuzhiyun 			dev_warn(&pdev->dev,
459*4882a593Smuzhiyun 				"ml_ioh_gpio: Failed to get IRQ base num\n");
460*4882a593Smuzhiyun 			ret = irq_base;
461*4882a593Smuzhiyun 			goto err_gpiochip_add;
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 		chip->irq_base = irq_base;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		ret = ioh_gpio_alloc_generic_chip(chip,
466*4882a593Smuzhiyun 						  irq_base, num_ports[j]);
467*4882a593Smuzhiyun 		if (ret)
468*4882a593Smuzhiyun 			goto err_gpiochip_add;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	chip = chip_save;
472*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, pdev->irq, ioh_gpio_handler,
473*4882a593Smuzhiyun 			       IRQF_SHARED, KBUILD_MODNAME, chip);
474*4882a593Smuzhiyun 	if (ret != 0) {
475*4882a593Smuzhiyun 		dev_err(&pdev->dev,
476*4882a593Smuzhiyun 			"%s request_irq failed\n", __func__);
477*4882a593Smuzhiyun 		goto err_gpiochip_add;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	pci_set_drvdata(pdev, chip);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return 0;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun err_gpiochip_add:
485*4882a593Smuzhiyun 	chip = chip_save;
486*4882a593Smuzhiyun 	while (--i >= 0) {
487*4882a593Smuzhiyun 		gpiochip_remove(&chip->gpio);
488*4882a593Smuzhiyun 		chip++;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	kfree(chip_save);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun err_kzalloc:
493*4882a593Smuzhiyun 	pci_iounmap(pdev, base);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun err_iomap:
496*4882a593Smuzhiyun 	pci_release_regions(pdev);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun err_request_regions:
499*4882a593Smuzhiyun 	pci_disable_device(pdev);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun err_pci_enable:
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	dev_err(&pdev->dev, "%s Failed returns %d\n", __func__, ret);
504*4882a593Smuzhiyun 	return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
ioh_gpio_remove(struct pci_dev * pdev)507*4882a593Smuzhiyun static void ioh_gpio_remove(struct pci_dev *pdev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	int i;
510*4882a593Smuzhiyun 	struct ioh_gpio *chip = pci_get_drvdata(pdev);
511*4882a593Smuzhiyun 	void *chip_save;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	chip_save = chip;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	for (i = 0; i < 8; i++, chip++)
516*4882a593Smuzhiyun 		gpiochip_remove(&chip->gpio);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	chip = chip_save;
519*4882a593Smuzhiyun 	pci_iounmap(pdev, chip->base);
520*4882a593Smuzhiyun 	pci_release_regions(pdev);
521*4882a593Smuzhiyun 	pci_disable_device(pdev);
522*4882a593Smuzhiyun 	kfree(chip);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #ifdef CONFIG_PM
ioh_gpio_suspend(struct pci_dev * pdev,pm_message_t state)526*4882a593Smuzhiyun static int ioh_gpio_suspend(struct pci_dev *pdev, pm_message_t state)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	s32 ret;
529*4882a593Smuzhiyun 	struct ioh_gpio *chip = pci_get_drvdata(pdev);
530*4882a593Smuzhiyun 	unsigned long flags;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
533*4882a593Smuzhiyun 	ioh_gpio_save_reg_conf(chip);
534*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	ret = pci_save_state(pdev);
537*4882a593Smuzhiyun 	if (ret) {
538*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_save_state Failed-%d\n", ret);
539*4882a593Smuzhiyun 		return ret;
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun 	pci_disable_device(pdev);
542*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
543*4882a593Smuzhiyun 	ret = pci_enable_wake(pdev, PCI_D0, 1);
544*4882a593Smuzhiyun 	if (ret)
545*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_enable_wake Failed -%d\n", ret);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
ioh_gpio_resume(struct pci_dev * pdev)550*4882a593Smuzhiyun static int ioh_gpio_resume(struct pci_dev *pdev)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	s32 ret;
553*4882a593Smuzhiyun 	struct ioh_gpio *chip = pci_get_drvdata(pdev);
554*4882a593Smuzhiyun 	unsigned long flags;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	ret = pci_enable_wake(pdev, PCI_D0, 0);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
559*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
560*4882a593Smuzhiyun 	if (ret) {
561*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_enable_device Failed-%d ", ret);
562*4882a593Smuzhiyun 		return ret;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 	pci_restore_state(pdev);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->spinlock, flags);
567*4882a593Smuzhiyun 	iowrite32(0x01, &chip->reg->srst);
568*4882a593Smuzhiyun 	iowrite32(0x00, &chip->reg->srst);
569*4882a593Smuzhiyun 	ioh_gpio_restore_reg_conf(chip);
570*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->spinlock, flags);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun #else
575*4882a593Smuzhiyun #define ioh_gpio_suspend NULL
576*4882a593Smuzhiyun #define ioh_gpio_resume NULL
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static const struct pci_device_id ioh_gpio_pcidev_id[] = {
580*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x802E) },
581*4882a593Smuzhiyun 	{ 0, }
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ioh_gpio_pcidev_id);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static struct pci_driver ioh_gpio_driver = {
586*4882a593Smuzhiyun 	.name = "ml_ioh_gpio",
587*4882a593Smuzhiyun 	.id_table = ioh_gpio_pcidev_id,
588*4882a593Smuzhiyun 	.probe = ioh_gpio_probe,
589*4882a593Smuzhiyun 	.remove = ioh_gpio_remove,
590*4882a593Smuzhiyun 	.suspend = ioh_gpio_suspend,
591*4882a593Smuzhiyun 	.resume = ioh_gpio_resume
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun module_pci_driver(ioh_gpio_driver);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun MODULE_DESCRIPTION("OKI SEMICONDUCTOR ML-IOH series GPIO Driver");
597*4882a593Smuzhiyun MODULE_LICENSE("GPL");
598